# THE PLESSEY COMPANY LIMITED PLESSEY RADIO SYSTEMS # SERVICE MANUAL FOR PR2250G HF RECEIVER **Publication Ne R37** July 1981 PLESSEY RADIO SYSTEMS MARTIN ROAD WEST LEIGH HAVANT HAMPSHIRE TELEPHONE HAVANT (0705) 48 6391 TELEX 86227 # © 1980 THE PLESSEY COMPANY LIMITED The information contained herein is the property of The Plessey Company Limited and is not to be disclosed or used without the prior written permission of The Plessey Company Limited. This copyright extends to all the media in which this information may be preserved including magnetic storage, punched card, paper tape, computer print-out or visual display. # PR2250G HF COMMUNICATONS RECEIVER # SERVICE MANUAL # CONTENTS LIST # SECTION 1 - SUMMARY Technical Summary # SECTION 2 - OVERALL DESCRIPTION | Ch.1 | General De | scription | |--------|------------|-------------| | Ch • 2 | Functional | Description | # SECTION 3 - MECHANICAL DESCRIPTION | Ch • 1 | Mechanical Description | |--------|--------------------------------| | Ch.2 | Receiver body; Component Lists | | Ch.3 | PR2250G; Module Content | # SECTION 4 - CIRCUIT DESCRIPTION | Ch.1<br>Ch.2 | Module 1A; | RF Filter | |--------------|------------------|---------------------------------------------------------| | | Module 2; | RF Amplifier and First Mixer | | Ch.3 | Module 3D; | First IF Amplifier, Second Mixer, and Second IF Filters | | Ch.4 | Module 4; | Second IF Amplifier, AGC Circuits, and IF Filters | | Ch.5 | Module 5; | Detectors and Output Amplifiers | | Ch.6 | Module 6; | BFO | | Ch.7 | Module 7; | (Not fitted in PR2250G) | | Ch.8 | Module 8C; | Power Supplies | | Ch.9 | Module 9A; | Synthesiser | | Ch.10 | Modules 10J | Front Panel and Control Circuits | | Ch.11 | Module 11; | (Not fitted in PR2250G) | | Ch.12 | Module 12A; | Memory and Remote Control | | Ch.13 | Interface Module | (Not fitted in PR2250G) | | Ch.14 | Interconnections | | | | | | # SECTION 5 - SERVICING | Ch.l | Initial Checks and | Installation | |------|--------------------|--------------| | Ch.2 | Performance Checks | | | Ch.3 | Fault-finding | | #### WARNINGS #### MOS CIRCUIT DEVICES - 1. THIS EQUIPMENT CONTAINS MOS INTEGRATED CIRCUITS. THESE CAN EASILY BE DAMA-GED BY VOLTAGES GENERATED BY ELECTROSTATIC CHARGES. PROTECTION IS ESSENTIAL DURING ALL STAGES OF HANDLING (INCLUDING TRANSPORT AND STORAGE) UNTIL THE ITEM IS FINALLY INSTALLED ON A PRINTED-CIRCUIT PANEL. - 2. THE FOLLOWING RULES ARE RECOMMENDED WHEN HANDLING MOS COMPONENTS: - (1) PACKING PACK IN A CONDUCTIVE PACKAGE WITH ALL LEADS SHORTED TOGETHER. - (2) <u>CLOTHING</u> PERSONNEL HANDLING MOS DEVICES SHOULD WEAR COTTON OUTER CLOTHING. THEY SHOULD NOT WEAR OUTER CLOTHING OF MAN-MADE FIBRES SUCH AS NYLON. - (3) EQUIPMENT ALL WORKBENCH EQUIPMENT SHOULD BE EARTHED TO ONE POINT. IDEALLY, THE TOP OF THE BENCH SHOULD BE OF EARTHED CONDUCT— IVE MATERIAL. - (4) SOLDERING USE A TEMPERATURE-CONTROLLED IRON SET TO A TEMPERATURE NO HIGHER THAN 315°C (600°F). #### A.C. SUPPLY THE A.C. POWER SUPPLY CABLE HAS THREE CORES, COLOURED BROWN, BLUE AND GREEN/YELLOW. THESE COLOURS ARE THE CURRENT BRITISH STANDARD, INDICATING: LINE (U.S. 'PHASE') : BROWN NEUTRAL (U.S. 'COMMON') : BLUE EARTH (U.S. 'GROUND') : GREEN/YELLOW THE SYSTEM IS INTENDED FOR USE WITH A SUPPLY WHERE THE NEUTRAL IS EARTHED AT THE GENERATING STATION. SINGLE-POLE ON-OFF SWITCHES ARE ALWAYS CONNECTED IN THE BROWN (LINE) CORE. THE GREEN/YELLOW CORE SHOULD BE CONNECTED TO EARTH VIA A CABLE OF RESISTANCE LESS THAN 0.5 OHMS: THIS IS A POWER-SUPPLY SAFETY EARTH AND WILL NOT NECESSARILY ACT AS AN R.F. SIGNAL EARTH. THE PR225OG RECEIVER IS NOT IS FITTED WITH AN A.C. POWER ON-OFF SWITCH. A RECEIVER IS THEREFORE POWERED WHENEVER A.C. POWER IS PRESENT AT PL1 OF MODULE 8. RECEIVERS SHOULD BE CONNECTED TO THE A.C. SUPPLY VIA AN EXTERNAL ON-OFF SWITCH COMPLYING WITH THE CURRENT LOCAL REGULATIONS APPLICABLE TO THE CUSTOMER'S INSTALLATION. DO NOT WITHDRAW A RACK-MOUNTED RECEIVER WITHOUT FIRST BREAKING THE EXTERNAL A.C. POWER SWITCH AND REMOVING PL1 FROM MODULE 8. A 70V D.C. POTENTIAL IS FED FROM MODULE 8 TO MODULE 9. ALL A.C. POWER SUPPLY VOLTAGES ARE CONTAINED WITHIN MODULE 8. NO OTHER DANGEROUS VOLTAGES ARE EMPLOYED. # AMENDMENT RECORD SHEET To record the incorporation of an amendment list in this publications, sign against the appropriate A.L. No. and insert the date of incorporation. | i y | √ 1 | | | | | |---------------------------------------|------------|------|-------------|------------|------| | A.L.<br>No. | AMENDED BY | DATE | A.L.<br>No. | AMENDED BY | DATE | | <i>j.</i> | | | | | | | , , , , , , , , , , , , , , , , , , , | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Maria National Control | | | | | | | | | | | i | | | L | | | | | 1 | # TECHNICAL SUMMARY Frequency Range: 10kHz to 29.99999MHz continuous coverage in 10Hz steps. Synthesiser allows tuning down to zero. Modes of Reception: CW(A1), AM(A2,A3), USB(A3A,A3H,A3J), LSB(A3A, A3H,A3J), ISB(A3B), FSK(F1) with external demodulator, Piccolo. Frequency Stability: Defined by external standard. Bandwidths: | <u>Filter</u> | | 3dB points | 6dB points | 60dB points | |-------------------------|---|--------------------------|----------------------------|------------------------------------------| | 8kHz<br>1.2kHz<br>300Hz | | fo + 600Hz<br>fo + 150Hz | fo <u>+</u> 4kHz<br>-<br>- | fo + 10kHz<br>fo + 1.8kHz<br>fo + 1.2kHz | | 100Hz | | $fo \pm 50Hz$ | - | fo <u>+</u> 300Hz | | USB | ( | fo + 3kHz | - | fo $+$ 3.9kHz | | | ( | fo + 250Hz | - | fo - 650Hz | | LSB | ( | fo - 250Hz | - | fo + 650Hz | | | ( | fo - 3kHz | - | fo - 3.9kHz | | Piccolo | ) | fo - 360Hz | _ | fo OHz | | | | fo - 660Hz | - | fo - lkHz | | | | | | | Sensitivity: | Mode | $\frac{S + N}{N}$ | Input | <u>Bandwidth</u> | |-----------|-------------------|---------------|------------------| | SSB | 15dB | luV e.m.f. | 3kHz | | CW | 18dB | luV | 300Hz | | AM | 10dB | 3uV e.m.f. | 8kHz | | | | (30% mod.) | | | Piccolo | 18dB | 2uV | 300Hz | | Sensitivi | ity drops | below 100kHz; | | Tuning speed: Typically 10mS (20mS max.) for any frequency change. Tuning: - (1) Continuous tuning from 10kHz to 29.99999MHz in 10Hz steps by synthesiser operated from optical encoder. - (2) Control rate selectable at either lkHz or 20kHz per control knob revolution. - (3) Frequency setting to any point by digital key-pad. - (4) Frequency readout by digital LED display. Tuning Accuracy: Minimum frequency change is 10Hz. A.G.C.: Less than 4dB change in output level for 120dB change in input level from A.G.C. threshold of luV $e\cdot m\cdot f\cdot$ A.G.C. Time-constant: Attack time-constant fixed, between 5 and $10 \, \text{mS}$ . Decay time-constant is operator selectable from 10 sec., 2 sec., and 0.2 sec (nominal). B.F.O: - (1) Variable over + 8kHz in CW mode. - (2) Fixed in F mode, providing an offset frequency preset in 100Hz steps by internal links. R.F. Input: 50 ohms. Can accept up to 5V r.m.s. continuous or 30V r.m.s. for up to 15 minutes without damage. I.F. Output: 100kHz, 100mV into 50 ohms. Two isolated outputs are available. Audio Outputs: - (1) 1 watt internal loudspeaker. - (2) Two headphone jack sockets, 600 ohm, 20mW level. - (3) 2 watt 4/8 ohm external speaker line. - (4) Two line outputs, 600 ohm, 10mW level (When working in ISB mode, one is USB and the other is LSB). Audio frequency response: Less than 2% distortion, with hum modulation at least 50dB down. Meter Indications: - (1) AF:- Audio output level - (2) RF:- Input level on dBuV - (3) $LO(2):-2nd\ LO\ drive$ - (4) LO(1):- 1st LO drive - (5) ZERO BEAT - (6) DC Supplies:- 'coloured band' meter indications of output levels from P.S.U. Spurious Responses: - (1) External: greater than 80dB rejection. - (2) Internal: less than 0.3uV e.m.f. equivalent. Blocking: With the receiver tuned to any frequency between 100kHz and 30MHz and a wanted signal of lmV, the level of an unwanted signal at least 20kHz removed which will reduce the output by 3dB greater than 1V e.m.f. Cross-modulation: Better than -20dB for interfering signals at least 20kHz removed and of greater than 0.5V e.m.f. Inter-modulation products: - (1) In Band:- Line output better than 35dB down; IF output better than 60dB down. - (2) Out of Interfering signals of 32mV e.m.f. Band:- (90dBuV) at least 20kHz removed produce intermodulation products of less than luV e.m.f. at the tuned frequency. Desensitisation: With an unwanted signal at least 20kHz removed and of $30\,\mathrm{mV}$ e.m.f., no more than $\mathrm{luV}$ e.m.f. of noise is produced in a 3kHz bandwidth. Synthesiser frequency purity: Incidental FM is less than lHz r.m.s. Re-radiation: Less than $15\mathrm{uV}$ at 1st L.O. frequency into an antenna load of 50 ohms. Power Requirements: 105 to 130V or 200 to 250V, 45 to 450Hz, single- phase. Power consumption 90VA approx. Environment: Operation: $-20^{\circ}$ C to 55°C ( $-4^{\circ}$ F to 131°F), 95% R.H. Storage: $-40^{\circ}$ C to $+70^{\circ}$ C ( $40^{\circ}$ F to $158^{\circ}$ F), (2) 95% R.H. Dimensions and Weight: Width: -440 mm (17 3/8 ins)Height:- 178 mm (7 ins) Depth:- 460 mm (18 1/8 ins) Weight: - 22kg (48.51b) # CONNECTION OF PR2250 SERIES RECEIVERS TO BRITISH POST OFFICE PRIVATE CIRCUITS British Post Office approval exists for the connection of PR2250 series receivers to Post Office Private Circuits under the following conditions: - (1) Each receiver shall be connected to the Post Office lines via Brent type IC1711 line isolating transformers. The earth connection of each isolating transformer must be connected directly to the safety earth of the system. - (2) The audio line output levels of each receiver shall be set to $-13~\mathrm{dBm}$ , +0 -2 dBm and the line output adjustment controls shall be sealed at this setting. Sealing by use of paint or varnish is acceptable. # CHAPTER 1 # GENERAL DESCRIPTION | CONTENTS | , | |----------|---| |----------|---| | Para. | <u></u> | Page | |-------|-----------------------------|------| | 1. | INTRODUCTION | 1-3 | | 2. | BASIC TECHNICAL DESCRIPTION | 1-3 | | Fig. | ILLUSTRATIONS | Page | | 1. | Basic Block Diagram PR2250G | 1-5 | #### GENERAL DESCRIPTION #### 1. INTRODUCTION - 1.1 The PR2250G is a double-superhet communications receiver providing continuous coverage of the frequency range 10kHz to 30MHz, and allows for the reception of AM, CW, SSB, ISB, FSK and Piccolo signals. The synthesised BFO can be internally set in 100Hz steps to accommodate frequency offsets up to 8kHz. - 1.2 A conventional tuning control provides continuous fast or slow frequency control without any need for band-changing. In addition, a keypad provides for instant frequency access as required. Instant recall of up to sixteen frequencies, together with their respective mode, bandwidth, and a.g.c. settings, is also provided. - 1.3 The PR2250G receiver is 7 ins (178 mm) high, 19 ins (483 mm) wide, and 18 ins (458 mm) deep from front to back. It may be used free-standing or rack-mounted. Weight is 48.5 lb (22 kg). The PR2250G operate from a 100-125V or 200-250V single-phase a.c. power source of 45-450Hz, and consume approximately 65VA. A 50 ohm antenna is required. Head-phone, line, and internal speaker audio outputs are provided. - 1.4 The receiver is made up from plug-in modules mounted in a case. The front panel and its associated control circuit panel also form a removeable module. All modules form functional entities, and all can be changed without workshop facilities. All modules can be removed and replaced without using special tools. # 2. BASIC TECHNICAL DESCRIPTION (Fig.1) - 2.1 The received signal from the antenna is filtered in Module 1A by a fixed low pass filter. - 2.2 After filtering, the received signal is applied via a wide-band a.g.c.controlled amplifier to the first mixer, Module 2. The 1st local Oscillator input to this mixer is provided by a synthesiser, Module 9, which produces a variable-frequency output of stability equal to the frequency standard. Frequency control is exercised via the logic, Module 10, either from the front-panel tuning controls or from a remote position by digital commands. - 2.3 The 65MHz lst IF output from Module 2 is amplified and applied to the second mixer, Module 3D. The 2nd local oscillator frequency is fixed at 63.6MHz, and is also supplied by the synthesiser, in Module 9. The l.4MHz 2nd IF output is selected by one of a band of five crystal filters which, under front-panel (or remote) control, determine reception bandwidth. - 2.4 The filtered 2nd IF signal is amplified by an a.g.c.-controlled circuit, Module 4, and applied to the detector circuits. The signal detectors are contained in Module 5, while the a.g.c. detector is contained in Module 4. The decay time constant of the a.g.c. is operator-variable. - 2.5 The signal detectors consist of an evelope detector (used in AM mode) and two product detectors (use in F, CW, P and SSB modes). The appropriate detector is selected by the operator's 'MODE' control. The product detectors are fed with an input from the BFO in Module 6; this input can either be: - (a) Locked to the external frequency standard. - (b) Varied over + 8kHz by the front-panel 'BFO' control. - (c) Locked to an incoming pilot carrier. For 'F' mode (fixed offset), the BFO fixed offset value is preset by switches in Module 6. The offset can be changed to suit individual operational requirements. - 2.6 The detected output signal is applied to circuits in Module 5 which produce the following outputs: - (a) Two audio 'line' outputs. - (b) 100kHz 'IF' outputs. - (c) A front-panel headphone output. - (d) A build in speaker output. - 2.7 Function control is completely digital and is exercised by the circuits in Module 10. Audio Gain, BFO, and RF-IF Gain are analogue control. Front-panel tuning is carried out by setting the frequency on a keypad, and then tuning 'around' by means of a normal 'feel' manual tuning control driving an optical encoder. Frequency read-out is by LED displays indicating to 10Hz. - 2.8 A maximum of sixteen settings of frequency, bandwidth, mode, and a.g.c. decay time-constant can be stored in the memory circuits of Module 12A for use at any time. - 2.9 The PR2250G contains seven modules plugged in from the front, and two from the back. The front panel, Module 10, is hinged to the front of the frame. - 2.10 The front panel is in two parts. The panel itself is hinged to the frame. The associated printed-circuit panel is hinged to the back of the front panel so that, when the front panel is open, the p.c. panel can swing downward to permit access to the rear of the front panel and the track side of the p.c. panel. - 2.11 Connections between Module 10 and the remainder of the receiver are made by three flat flexible cables. One plugs into Module 12 while the others plug into connectors on the frame. - 2.12 The PR2250G provides an output of set frequency, in serial format, compatable with the PV2277 Mode Select Unit. This output is used to drive the preselector. - 2.13 Two PR2250G receivers, coupled together via the Mode Select Unit PV2277, may be used in a Master-Slave configuration. Either receiver may be designated as Master. Fig. 1 PR2250G receiver-basic block diagram # CHAPTER 2 # FUNCTIONAL DESCRIPTION # CONTENTS | Para. | | Page | |--------------|----------------------------------|------| | 1. | INTRODUCTION | 2-3 | | 2. | SIGNAL-FREQUENCY CIRCUITS | 2-3 | | 3. | lst IF CIRCUITS | 2-3 | | 4. | 2nd IF CIRCUITS | 2-3 | | 5. | A.G.C. CIRCUITS | 2-4 | | 6. | DETECTOR AND AUDIO CIRCUITS | 2-5 | | 7. | BFO | 2-6 | | 8. | CONTROL | 2-7 | | 8.1 | General | 2-7 | | 8.2 | PR2250G Control | 2-7 | | 9. | MONITOR FACILITIES | 2-9 | | 10. | POWER SUPPLIES | 2-9 | | m - 1. 1 - | TABLES | | | <u>Table</u> | | Page | | 1. | 2nd IF Output Switching | 2-4 | | 2. | Detector Switching | 2-5 | | F: a | ILLUSTRATIONS | | | Fig. | | Page | | 1. | Functional Block Diagram PR2250G | 2-11 | #### FUNCTIONAL DESCRIPTION # 1. INTRODUCTION 1.1 This description covers the PR2250G receiver. Section 4 of the manual consists of a number of separate chapters, each covering one module. Each chapter contains a functional description, a circuit description, and a components list. Section 3 of the manual contains the Mechanical Description. # 2. <u>SIGNAL-FREQUENCY CIRCUITS</u> 2.1 The 50 ohm antenna input is applied to filter circuits in Module 1A, see Fig.1. The signal is fed via a low-pass filter to the r.f. amplifier, Module 2. This amplifier is a.g.c. controlled. # 3. <u>IST IF CIRCUITS</u> - 3.1 The amplified r.f. signal is applied to the 1st Mixer, Module 2. The second input to the mixer is supplied from the Synthesiser, Module 9A. - 3.2 The synthesiser consists of a complex phase-lock loop circuit locked to the lMHz reference input. The phase-lock loop circuits are covered by Plessey Company patent rights. They produce an output frequency which is variable in 10Hz steps from 65 to 95MHz. Frequency control of the lst local oscillator output from the synthesiser is exercised digitally via Module 10J (the front panel and control circuit module). The desired frequency can be set from the front panel keypad and manual tuning control, from the memory or by remote control. - 3.2 The lower sideband of the mixer output is selected by a crystal band-pass filter, and applied to an amplifier situated in Module 3D. This amplifier provides the 65MHz 1st IF input to the 2nd mixer. # 4. 2ND IF CIRCUITS - The second mixer, situated in Module 3D, receives the 65MHz 1st IF output and a 2nd local oscillator input of 63.6MHz from the synthesiser in Module 9A. This local oscillator signal is generated by circuits similar to those used to generate the 1st local oscillator signal. The lower sideband of the 2nd mixer output is selected by one of a bank of five band-pass filters. The centre frequencies of all filters are 1.4MHz; they differ, however in bandwidth and frequency offset as can be seen in Figure 1. These filters form the reception bandwidth control of the receiver, and are operator-selected by the 'BANDWIDTH' controls. - 4.2 The 1.4MHz filtered output from the 2nd mixer is amplified in an a.g.c.-controlled circuit situated in Module 4, and applied via a 4-way path splitter to an A.M. filter and three band-pass filters. Filter bands are: ``` LSB : 1.4MHz - 250Hz ) - 3kHz ) USB : 1.4MHz + 250Hz ) to -3dB points + 4kHz ) 0.1 : 1.4MHz + 50Hz ) ``` 4.3 The four outputs are switched by the MODE and BANDWIDTH controls from Module 10J to four output lines as shown in Table 1. TABLE 1: 2ND IF OUTPUT SWITCHING | MODE | BANDWIDTH | ROUTE | |------------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | AM | Not relevant | (a) via A.M.filter to amplifier A (b) via 0.1 filter to amplifier C | | CW | NOT 0.1 | (a) via A.M.filter to amplifier B<br>(b) via O.l filter to amplifier C | | CW | 0.1 | via 0.1 filter to amplifiers B & C | | F | NOT 0.1 | (a) via A.M.filter to amplifier B (b) via O.l filter to amplifier C | | LSB<br>& P | _ | (a) via LSB filter to amplifier D<br>(b) via 0.1 filter to amplifier C | | ISB | _ | <ul> <li>(a) via A.M.filter to amplifier A</li> <li>(b) via O.l filter to amplifier C</li> <li>(c) via LSB filter to amplifier D</li> <li>(d) via USB filter to amplifier B</li> </ul> | | USB | _ | (a) via USB filter to amplifier B<br>(b) via 0.1 filter to amplifier C | - 4.4 The outputs from amplifiers A, B, and D are fed to the detector and audio circuits in Module 5. The output from amplifier C is fed to the BFO circuit in Module 6 as a pilot carrier input. - 4.5 In all operating modes except USB, ISB, LSB and P, the input to the a.g.c. detectors is taken via the A.M. filter. In USB mode it is taken via the USB filter. In LSB and P modes it is taken via the LSB filter. In ISB mode two inputs are connected, one from the LSB filter and one from the USB filter, in order that the a.g.c. circuits may react to both sidebands. # 5. AGC CIRCUITS The varying d.c. output produced by the a.g.c. detector circuits is controlled in respect of rise and decay times by the time-constant and shaper circuits. The decay times can be selected by control from Module 10J. Rise time is approximately 5mS, and decay time can be chosen from 0.2, 2, and 10 seconds. The circuit will react to a short noise pulse on a substantially steady signal with a rise time (for the pulse) of about 5mS and a decay time of about 50mS. The a.g.c. control output is applied to the r.f. amplifier and to the 2nd i.f. amplifier. The manual RF-IF GAIN control operates via the a.g.c. circuits: it is inoperative except when a.g.c. is switched OFF by the operator. # 6. DETECTOR AND AUDIO CIRCUITS - 6.1 The detector and audio circuits are situated in Module 5. They receive three signal inputs and two BFO inputs, although not all are applied at any one time. The three signal inputs are the outputs from amplifiers A, B, and D as defined in paragraph 4.3. The two BFO inputs are both supplied from Module 6: one is a 1.5MHz signal, while the other is a nominal 1.4 MHz signal. This nominal 1.4MHz signal may be, according to MODE setting, either:- - (a) 1.4MHz exactly, - (b) $1.4 \text{MHz} \pm 8 \text{kHz}$ , the exact frequency being determined by the BFO control, or - (c) $1.4 \, \mathrm{MHz} + \mathrm{x}$ , where the value of x is a preset amount capable of being set in steps of 100Hz by switches in Module 6. - 6.2 The output from amplifier A is applied to an envelope detector. The output from amplifier B is applied to product detector No.1. The output from amplifier D is applied to product detector No.2. Whichever of these amplifier outputs is active is applied to product detector No.3: this detector employs the 1.5MHz BFO input to produce a '100kHz IF' receiver output. - 6.3 The outputs from the envelope detector and from product detectors 1 and 2 are applied to a switching circuit controlled by the MODE logic. The outputs from the switching circuit are applied to the audio output stages. There are three output stages. - (a) One amplifier feeding speaker and phones. - (b) Line output amplifier No.1. - (c) Line output amplifier No.2. - The overall switching action, and the outputs produced, can be seen in Table 2. Note that when ISB mode is selected, the output to the phones and speaker amplifier is selected by the position of the MONITOR USB-MONITOR LSB switch: this means that only one sideband of an ISB signal can be audibly presented. TABLE 2: DETECTOR SWITCHING | MODE | AMPLIFIER | DETECTOR | OUTPUTS | | | |------------|----------------|------------------------------------|-------------------------------------------------|--|--| | AM | С | Env.<br>Prod.3 | Sp. & Ph., Line 1, Line 2<br>100kHz IF | | | | CW | B<br>C(to BFO) | Prod.1<br>Prod.3 | Sp. & Ph., Line 1, Line 2<br>100kHz IF | | | | F | B<br>C(to BFO) | Prod.1<br>Prod.3 | Sp. & Ph., Line 1, Line 2<br>100kHz IF | | | | USB | В | Prod.1<br>Prod.3 | Sp. & Ph., Line 1, Line 2<br>100kHz IF | | | | LSB<br>& P | D | Prod.2<br>Prod.3 | Sp. & Ph., Line 1, Line 2<br>100kHz IF | | | | ISB | A<br>B<br>D | Env.<br>Prod.1<br>Prod.2<br>Prod.3 | - Sp. & Ph., Line 1 Sp. & Ph., Line 2 100kHz IF | | | 6.5 The manual volume control only affects the speaker and phones outputs. The two line output amplifiers have their own preset output level controls. # 7. BFO - 7.1 Module 6 (BFO), contains the oscillators and associated control circuits which produce the 1.5MHz and (nominal) 1.4MHz inputs to the detector circuits in Module 5. Three oscillators are employed. Oscillator 1 is permanently phase locked to the lMHz reference input from the external standard. Oscillator 2 can be locked to either the lMHz ref., the 1.4 MHz pilot carrier from amplifier C of Module 4, or the output from Oscillator 3. Oscillator 3 can be either phase-locked to the lMHz ref. or can be directly controlled by either the remote or local BFO control. - 7.2 Oscillator 1 produces a constant 1.5MHz output to Phase Detector 3 in Module 5. It is controlled by a phase-lock loop employing a 50kHz reference input divided down from the lMHz ref. input. - 7.3 Oscillator 2 can be controlled by either one of two phase detectors. With receiver RE-INSERTED CARRIER control set to XTAL, the oscillator is controlled by the upper of the two phase detectors on Fig.1. The reference input to this detector is one of two signals, depending on the receiver operating mode. If the mode is not either CW or F the reference input is 100kHz signal divided down from the 1MHz ref., and an exact 1.4MHz output is obtained. If the mode is either CW or F the reference input is the output from Oscillator 3. - Oscillator 3 output frequency can be controlled in two ways, according to whether the receiver mode is CW or F. In F mode Oscillator 3 is connected in a phase-lock loop employing a 100Hz reference input divided down from the lMHz ref., and an output frequency of 100kHz + x is produced where x is the value (8kHz max) set (insteps of 100Hz) by the offset switching: Oscillator 2 then produces an output frequency of 1.4MHz + x. In CW mode, Oscillator 3 is directly controlled by either the remote or loca BFO control, and can be manually varied + 8kHz from 100kHz: Oscillator 2 then produces an output frequency of 1.4MHz + 8kHz. - 7.5 With the receiver RE-INSERTED CARRIER control set to RECON, Oscillator 2 is controlled by the lower of the two phase detectors on Fig.1. The reference input to this detector is the 1.4MHz pilot carrier output from amplifier C of Module 4, and Oscillator 2 then produces an output of 1.4MHz + any variation in the frequency of the pilot carrier. Under these conditions, a monitor phase detector compares Oscillator 2 output frequency with the pilot carrier frequency to produce a ZERO BEAT indition for use on the front-panel monitor meter. # 8. CONTROL # 8.1 General The control circuits are housed in Module 10J. The name 'Module 10' embraces the front panel itself and the circuit board mounted upon it. These items embody all the controls and logic which form the interface between the operator and the receiver proper. The control operates in conjunction with memory circuits contained in Module 12A, which also enables remote control of the receiver. # 8.2 PR2250G Control The PR2250G receiver has full manual control, and employs Module 10J. Control functions can be separated into six parts, namely: - (a) Frequency (or tuning) control. - (b) Local-remote control. - (c) Module control. - (d) Bandwidth control. - (e) AGC control. - (f) Memory control. # 8.2.1 Frequency Control Frequency control can be exercised over an unbroken range from 10kHz to 29.99999MHz from the front-panel in two ways. - (a) By setting in the desired frequency on a keypad, or - (b) By use of a manual tuning knob. In either case, the frequency is displayed on a bank of 7-segment LEDs. The minimum frequency step is $10\mathrm{Hz}$ . Control is exercised over the suboctave filter in Module 1 and over the 1st Local Oscillator output fre- quency from the synthesiser. Frequency data is continuously applied to the memory interface and can be read in whenever desired. Similarly, stored frequency data is continuously available at the memory interface and may be used to set up the tuning logic whenever desired. #### 8.2.2 Local-Remote Control Local and Remote push-button controls are fitted. In 'Local' the front-panel controls are operative; in 'Remote', control can only be exercised via the remote interface of Module 12A. - 8.2.3 Mode and Bandwidth Control - 8.2.3.1 Mode and Bandwidth controls are to a certain extent interdependent, inasmuch as selecting some modes automatically selects an appropriate bandwidth. However, where this is so the automatically-selected bandwidth can be over-ridden if so desired. Mode control sets the receiver up to receive any one of seven types of signal, namely: - (a) AM - (b) CW - (c) FSK (in F, or 'fixed BFO offset' mode) - (d) USB - (e) LSB - (f) ISB - (g) P Mode control is applied to the BFO, and 2nd IF switching, and the detector switching (Modules 4, 5, and 6). - 8.2.3.2 Bandwidth control selects the 2nd IF bandwidth from five choices. The five filter bandwidths are: - (a) 0.3kHz Piccolo - (b) 8kHz - (c) 1.2kHz - (d) 0.3kHz - (e) 0.1kHz - 8.2.4 AGC Control The AGC keys select the desired a.g.c. decay time-constant or switch off a.g.c. entirely. The decay time-constant can be selected from: - (a) 10 sec. - (b) 2 sec. (c) 0.2 sec. Control is exercised on the a.g.c. circuit in Module 4. #### 8.2.5 Memory Control The associated memory in Module 12A has sixteen channels. The front-panel channel selection control allows any one to be selected. All control settings described in paras.8.2.1. to 8.2.4 can be stored in a memory channel. Similarly, settings for all these controls may be called up from a memory channel and set on the controls. # 9. MONITOR FACILITIES The receiver carries a monitor meter and associated selector switch. The signal monitor points (M on Fig.1) are: - (a) lst LO output level (LOl) - (b) 2nd LO output level (LO2) - (c) AGC level (RF) - (d) Audio line output level (AF) - (e) Zero beat - (f) D.C. supplies # 10. POWER SUPPLIES The power supplies are contained in Module 8C. The receiver is powered from a single-phase a.c. supply of any frequency between 45 and 450Hz. Voltage can be either between 100 and 125V or between 200 and 250V. Power consumption is 90VA. Either one of two power states can exist after the a.c. supply is connected: these are STANDBY and OPERATE. In standby certain circuits (such as the memory) are powered. All d.c. outputs are fully regulated and protected. PR2250G PR2250G functional block diagram Fig 1 # CHAPTER 1 # MECHANICAL DESCRIPTION # CONTENTS | Para. | CONTENTS | Page | |-------|-------------------------|------| | 1. | INTRODUCTION | 1-3 | | 2. | RECEIVER FRAME | 1-3 | | 2.1 | General | 1-3 | | 2.2 | Structure | 1-3 | | 2.3 | Interconnection Harness | 1-3 | | 3. | MODULE 10J | 1-5 | | 3.1 | Structure | 1-5 | | 3.2 | Electronic Servicing | 1-5 | | 3.3 | Dismantling | 1-6 | | 4. | MODULE 9A | 1-8 | | 4.1 | General | 1-8 | | 4.2 | Structure | 1-8 | | 4.3 | Dismantling | 1-8 | | 5. | MODULE 8C | 1-9 | | 5.1 | General | 1-9 | | 5.2 | Structure | 1-9 | | 5.3 | Dismantling | 1-9 | | 6. | MODULE 12A | 1-10 | | 6.1 | General | 1-10 | | 6.2 | Structure | 1-10 | | 6.3 | Dismantling | 1-11 | | 7. | SINGLE PCB MODULES | 1-11 | | 7.1 | General | 1-11 | | 7.2 | Structure | 1-11 | | 7.3 | Dismantling | 1-11 | # CONTENTS LIST (Cont'd) # ILLUSTRATIONS | Fig. | | Pag | |------|----------------------------------|-----| | (a) | Interconnection Harness Layout | 1-4 | | (b) | Suggested Connector-Removal Tool | 1-6 | | (c) | Module 8C Basic Structure | 1-1 | | 1. | Module 9A Expoloded View | 1-1 | | 2. | Module 8C Physical Construction | 1-1 | #### MECHANICAL DESCRIPTION #### 1. INTRODUCTION - 1.1 This chapter covers the receiver from the mechanical standpoint. The structure of each separate major item is described in descending order of mechanical complexity, and dismantling instructions are given where applicable. - 1.2 The receiver is made throughout to metric standards. All dismantling can be carried out with tools commonly available in an electronics maintenance workshop. - 1.3 The receiver uses an a.c. power supply cable which is coded to current British Standards. The electronics of the receiver employ CMOS components. Handling warnings on these two points are given on page (iv) of this manual. # 2. RECEIVER FRAME #### 2.1 General The receiver frame is an aluminium alloy box structure which houses the various modules and to which all interconnection wiring is secured. The front of the structure is closed by the hinged front panel, Module 10J. # 2.2 Structure 2.2.1 The receiver frame is a box structure of aluminium alloy sheet, open at both front and rear. The interior of the receiver is divided into three compartments by vertical aluminium alloy sheet bulkheads which are also secured to the case and to each other. Plastic runner rails to carry the various modules are sprung into place in holes punched in the upper and lower surfaces of the box structure. At each side of the frame a handle is secured to two machine screws. # 2.3 Interconnection Harness - 2.3.1 All interconnection wiring mounted on the receiver frame is situated on the two internal bulkheads and on the rear door. These items, together with the wiring and components carried on them, form Connector and Routing Board Assembly 630/1/32965. The layout of the harness is shown in diagrammatic form in Figure (a). - 2.3.2 The harness is essentially built round a rigid routing board on the 'fore and aft' internal bulkhead of the receiver frame, and a multiway flexible connector on the transverse internal bulkhead of the receiver frame. These two groups of connections join at the junction of the two bulkheads, the flexible connector being soldered to pins on the rigid routing board to produce a 'T' of connections. - 2.3.3 The front end of the routing board carries two multi-pin plugs which mate with the sockets on two of the flexible connectors on Module 10J. The rear end of the routing board carries a multiway flexible connector which terminates in a multi-pin socket which mates with the corresponding plug on Module 9A. Near the rear end of the routing board a small conventional cable harness runs from the routing board to the multi-pin sockets on the rear door. FIG (a) INTERCONNECTION HARNESS LAYOUT - 2.3.4 The flexible connector clamped to the transverse bulkhead carries a total of ten multi-pin sockets into which all modules except Module 9A are plugged. At its extreme end, it carries the two line output transformers associated with the 'Line' outputs from Module 5. - 2.3.5 Co-axial cabling is run alongside the two bulkheads, as can be seen from Figure (a). The antenna cable runs directly from the rear door to the connector which mates with Module 1A the remainder pass via a small plate carrying connectors which can be separated easily if required. - 2.3.6 A full statement of all interconnections can be found in Section 4, Chapter 14, 'Interconnections'. 2.3.7 All connections on the rear door terminal strip are made by 4BA machine screws. Terminal tags having a 3.7mm hole or fork spacing should be employed. # 3. MODULES 10J #### 3.1 Structure - 3.1.1 Module 10J consists in essentials of three basic items; the front-panel, a pressed sheet-metal chassis, and a frame carrying a large printed-circuit panel. The front-panel is hinged to the receiver frame, and is held shut by two 1/4-turn DZUS fasteners situated in the two left-hand corners. The chassis is secured to the front-panel by four studs. A frame carrying a large printed-circuit panel is hinged to the lower edge of the chassis: it is held closed by a single captive screw at the top centre. - 3.1.2 The front-panel display and control components are mounted either on the front-panel itself or on the chassis immediately behind it. The majority of the wiring is in the form of flat flexible multiway cable. Removal and replacement of control components appears at first sight to be difficult, but is not so provided that the procedures laid down under 'Dismantling' are followed. # 3.2 Electronic Servicing - 3.2.1 Electronic servicing normally requires no mechanical dismantling during the diagnostic stage, but does require access to components. To gain access to components mounted on the large printed-circuit panel, release the two DZUS fasteners which secure the front-panel and swing the front panel open. - 3.2.2 To reach the track side of the printed-circuit panel and some of the front-panel controls, release the captive screw at the top centre of the p.c. panel and swing the panel down to lie flat on the bench. # 3.3 <u>Dismantling</u> # 3.3.1 Flexible Multiway Cables. Removal of a component may involve disconnecting a flexible multiway cable, either totally or in part. The terminations of these connectors are of two types; some are soldered and some employ 'push on' pin connectors. Where components are attached to the flexible connectors the joints are soldered. 3.3.2 Unsoldering a joint on these flexible connectors <u>must</u> be carried out with de-soldering braid ('solder-wick'). To unsolder a joint, place the wick on the joint and then place the soldering-iron on top until the solder has melted from the joint and has run into the wick. Making a soldered joint on these connectors is the same as on any printed-circuit panel. When unsoldering a multi-pin termination, de-solder each connection in turn. When all are de-soldered, the termination can be removed. Short-term soldering temperature should not exceed 300°C. A 25 watt iron with a chisel-point bit no larger than 3mm (1/8ins) diameter is recommended. 3.3.3 To remove a 'push-on' termination the special tool supplied in the Servicing Kit should be used to gently lever the end of the flexible connector away from the panel. If the supplied tool is not available, a satisfactory substitute can be made from a piece of plastic or hardwood about 3mm (1/8ins) thick, tapered to a chisel-point at one edge as shown below in Figure (b). Use a hard plastic such as 'Perspex' or 'Plexiglas'. Do not use metal tools to remove connectors. FIG (b) SUGGESTED CONNECTOR REMOVER TOOL # 3.3.4 Frequency and Memory Displays The Frequency and memory displays are mounted on the chassis. Each is secured to the chassis by two captive screws. To remove either display, remove the two captive screws. The display concerned can now be pulled straight out to the rear of the panel. # 3.3.5 Module 10J Before attempting to remove the chassis from the front-panel, detach Module 10J from the receiver frame by removing the two screws fixing the hinge to the right hand side plate of the case assembly. # 3.3.6 Chassis Removal To separate the chassis from the front-panel, the knobs of the MONITOR, BFO, RF-IF GAIN and AUDIO GAIN controls must first be removed. Each is secured by two slot-head grub-screws at $90^{\circ}$ to each other: the screwdriver blade should be 2.4 mm (3/32 ins) wide. After removing the four knobs, support the chassis while removing the four slot-head chrome-plated screws visible at the corners of the front-panel. The chassis can then be separated from the front-panel. The front-panel carries the STANDBY-OPERATE switch, the power indicator LEDs, the speaker, the monitor meter, and the MANUAL TUNING optical encoder. The remainder of the front-panel controls are mounted on the chassis. #### 3.3.7 Rocker Switches These are of two tyes; one type is used for the power switch, whilst another is used for the remainder. The power switch is mounted on the front-panel, and is held by two nylon snap clips. To remove, press together the clips and withdraw the switch from the front. The remainder are mounted on the chassis, which must be removed from the front-panel to change a switch. Each switch is secured by two nuts and bolts to the chassis. #### 3.3.8 Potentiometer Controls In every case these items are secured by the usual nut on a threaded boss. Removal and replacement follows the conventional procedure. #### 3.3.9 Optical Encoder This component is fixed to the front-panel by three M3 machine-screws. The MANUAL TUNING knob must be removed to expose these screws. When replacing the knob ensure the felt washer is fitted between the knob and front-panel. The 'feel' of the knob may be adjusted by changing the pressure between the knob and felt washer. #### 3.3.10 LED Indicators All LED indicators stand off on their own leads from their attachment points. When soldering a replacement LED in place, ensure that its position and lead length is such as to allow it to enter the appropriate front-panel hole easily. Use the jig provided in the servicing kit. All LED indicators except the two which indicate STANDBY and OPERATE are mounted on the chassis or on the display assembly; the two mentioned exceptions are mounted on the front-panel. The flat on the body of the LED is next to the cathode lead. #### 3.3.11 Push-button Controls All push-button controls are mounted on the chassis, but the chassis need not be removed from the front panel to change a push-button. Each component is held by the two pins on its rear surface being soldered to a printed-circuit strip. To remove a component, de-solder the two connections and pull it straight out through the front-panel. The knob is a push fit on the control, and must be transferred to the new component. The new component is then inserted through the front-panel until its two pins are visible through the appropriate holes in the printed-circuit strip. With an assistant holding the push-button down (i.e. pressed), solder the two pins to the strip. Cut off any excess pin length which protrudes after soldering and ensure no sharp edges remain. #### 3.3.12 Speaker The speaker is attached to the back of the front-panel by nuts on four fixed studs. The grille and protective cloth are held between the speaker and the panel. It is necessary to separate the chassis from the front-panel to reach the fixing nuts. #### 3.3.13 Monitor Meter The monitor meter is secured to the chassis by nuts on two 4-40UNC studs integral with the meter. These studs enter the chassis from the front. To remove the meter, take off the nuts from these studs and pull the meter out through the front of the panel. # 4. MODULE 9A # 4.1 General Module 9A is structurally more complex than the remainder of the modules. It consists in essentials of a metal box carrying a motherboard into which plug fourteen printed-circuit panels. The box provides a high level of r.f. screening which is vital to the operation of the receiver. # 4.2 Structure - 4.2.1 Module 9A consists of a metal case carrying a motherboard on which are fourteen connectors. The assembly can be seen in Figure 1. A printed-circuit panel plugs into each connector, and all fourteen are held in place by a sheet metal cover plate secured by M2.5 machine-screws. The motherboard side of the box is enclosed by a similar coverplate. At one end of the box structure a separate cover protects a small printed-circuit panel and four power regulators. A multi-pin connector and six co-axial sockets carry the connections between Module 9A and the remainder of the receiver. - 4.2.2 The r.f. screening provided by Module 9A box structure is vital to the operation of the receiver. If screening is inadequate due to missing cover screens or crinkle washers, the receiver cannot be guaranteed to meet its performance specification in respect of spurious responses and antenna re-radiation of local oscillator frequencies. # 4.3 Dismantling - 4.3.1 Testing of any one of the fourteen plug-in printed-circuit panels is carried out by mounting it on an extender card which is supplied in the receiver servicing kit. The top cover-plate is first removed by detaching the M2.5 machine-screws and crinkle washers: this exposes the fourteen p.c. panels. Note that they, and their sockets, are 'letter' coded but do not run in alphabetical order. - 4.3.2 Each p.c. panel is held between runner rails, and is a push fit into an edge connector socket on the motherboard. Always insert or remove a panel with a straight push (or pull). Always use the removal tool from the accessory kit. Bending a printed-circuit panel beyond a very small amount may cause cracking; such cracks can develop later into intermittent faults which are difficult to diagnose and even more difficult to repair. - 4.3.3 Access to the motherboard (PCB2) is gained by removing the bottom coverplate. Normally no further dismantling is necessary, but if it should be necessary to remove the motherboard this can be done by first unsoldering the lines from the six co-axial sockets and from the multi-pin connector and then removing the machine-screws which secure the motherboard. The panel can then be lifted out. Never remove the motherboard without first making a clear sketch of the connections to be removed. 4.3.4 The small printed-circuit panel (PCBl) and the four power regulators can be reached by removing the small end cover: the panel is secured by two machine-screws. Each power regulator is secured to the main frame (employed here as a heat-sink) by a single machine-screw. Regulators ICl, IC2, and IC3 are in direct contact with the frame; IC4 is insulated from the frame by a square plastic washer and by a flanged insulating bush between the regulator and the retaining screw. In all four cases a film of heat-sink compound is applied in the manner usual for such assemblies. # 5. MODULE 8C # 5.1 General Module 8C is the power supply unit and, when installed in the receiver, its rear face is exposed. This face carries the a.c. power input socket, the a.c. power voltage-selector panel, and the various power fuses. #### 5.2 Structure - 5.2.1 The components of Module 8C are fitted on five of a total of six rectangular aluminium alloy plates, and are connected by a cable-harness which links the five plates. One plate carries a further assembly which houses regulators IC1, IC2, REC1, 2, and 3; this assembly is also linked by the harness to the remainder. - 5.2.2 The six plates assemble into a rigid box structure. They are secured by machine screws which engage with the four square section bars mounted on the rear plate, see Fig.(c). # 5.3 Dismantling - 5.3.1 The layout of the items can be seen in Figure 2. After removing all machine screws, the whole module can be 'unfolded' to lay flat on a work-bench with all electrical components facing upwards. Power may be applied for test purposes while the module is in this state, but it must be remembered that live a.c. power points are then exposed. - 5.3.2 It is not always necessary to fully dismantle the module: the printed-circuit panel can be reached by unfastening the top plate only, and visual inspection can be carried out by removing either the top plate or a side plate. FIG (c) MODULE 8C BASIC STRUCTURE # 6. MODULE 12A #### 6.1 General Module 12A is similar to the single-p.c.b. modules in construction, except that it houses two printed-circuit panels. # 6.2 Structure - 6.2.1 The module frame consists of two end-plates connected by four lengths a luminium alloy section. Each end-plate is secured by four pan-head cross-point self-tapping screws. Each length of alloy section forms a rail which slides in a receiver frame groove to act as a runner and as locking key. - 6.2.2 Each side of the frame is closed by an aluminium alloy sheet cover secured to the frame by four self-tapping screws. - 6.2.3 Each printed-circuit panel is 187mm (7 3/8 ins) by 146mm (5 3/4 ins) wide. On each, a projecting edge-connector occupies one short side. These edge-connectors project through cut-outs in the sides of the frame back-plate to form module-to-chassis connectors. Each panel is secure to the frame rails by four self-tapping screws. 6.2.4 A rechargeable battery is mounted on the inner surface of the rear back plate. # 6.3 Dismantling All components are mounted on the inner sides of the printed-circuit panels, and therefore access can only be gained by removing a cover and one printed-circuit panel. NOTE. It is not expected that electronic fault-finding to component level will be carried out on Module 12A, as diagnosis in a micro-processor controlled circuit involves the use of a computer to replace the microprocessor. Module 12A, if faulty, should be replaced on a manufacturer's 'service exchange' basis. # 7. SINGLE PCB MODULES # 7.1 General This description is common to all modules except 8C, 9A, 10J and 12A. Module 2 varies slightly in some respects, and these variations are covered in the text of this description. # 7.2 Structure - 7.2.1 The module frame consists of two end-plates connected by two lengths of aluminium alloy section. Each end-plate is secured by two pan-head cross-point self-tapping screws. Each length of alloy section forms a rail which slides in a receiver frame groove to act as a runner and as a locating key. - 7.2.2 One side of the frame is closed by a flat aluminium alloy sheet secured to the frame by self-tapping screws; this covers the 'non-component' side of the printed-circuit. The other side is covered by a folded aluminium alloy sheet secured to the frame by self-tapping screws; this covers the 'component' side of the printed-circuit. - 7.2.3 On Module 2, high dissipation transistors are used: these require heatsinks. The transistors are mounted on the 'non-component' side of the printed circuit, and fit into cylindrical heat-sinks secured to the flat cover-plate. Each heat-sink is secured to the cover plate by an M3 screw and insulating bush, and can move about <u>+</u> 0.5mm (<u>+</u>.020ins) from its nominal position to allow for slight component and printed-circuit dimensional tolerances. - 7.2.4 The printed-circuit panel is 175mm (6 7/8ins) long by 146mm (5 3/4ins) wide. A projecting edge-connector occupies one short side. This edge-connector projects through a slot on the frame back- plate to form the module-to-chassis connection. - 7.2.5 The printed-circuit panel is secured to the frame rails by four self-tapping screws; in some modules it is held clear of the rails by tubular spacers. The panel is of glass re-inforced plastic, and carries tracks on both sides. # 7.3 Dismantling 7.3.1 Removal of a printed-circuit panel from the frame is not necessary for normal servicing and component replacement. Fig.1 Module 9a exploded view Fig. 2 ## RECEIVER BODY COMPONENTS LISTS ### CONTENTS | | Page | |--------------------------------------------|------| | Receiver Assembly | 2-3 | | Case Assembly | 2-3 | | Routing Board and Connector Plate Assembly | 2-3 | | Connector Plate Component Assembly | 2-4 | | Divider Plate Assembly | 2-4 | | Stop Plate Assembly | 2-4 | | Bracket Assembly | 2-5 | | Connector Assemblies | 2-5 | ### Receiver Assembly | Circuit<br>Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | |-----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | -<br>-<br>5B-4D<br>5C-6A<br>5D-4E<br>2C-3A<br>3B-4A<br>5A-4C<br>SKD-9B<br>SKE-9C<br>5E-6C<br>1H-2A<br>9F-SKA<br>4F-6E | HF Receiver Assembly Case Assembly Connector | Plessey PR2250G Plessey | 630/1/33300/007<br>630/1/32979<br>702/1/20092/001<br>702/1/20092/002<br>702/1/20092/003<br>702/1/20092/004<br>702/1/20092/005<br>702/1/20092/006<br>702/1/20092/007<br>702/1/20092/008<br>702/1/20092/009<br>702/1/20092/010<br>702/1/20092/010<br>702/1/20092/011<br>702/1/20092/012 | ## Case Assembly (630/1/32979) | Circuit<br>Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | |-----------------|-----------------------------------------------|-----------------------|----------------------------| | _ | Routing board and<br>Connector Plate Assembly | Plessey | 630/1/32965/002 | | _ | Tie Block<br>Frame Assembly | Plessey<br>Plessey | 630/2/35349<br>630/1/33040 | # Routing Board and Connector Plate Assembly (630/1/32965) | Circuit | | | | |---------|-----------------------------|-----------------------|-----------------| | Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | | | | | | | - | Connector Plate Comp. Assy. | Plessey | 630/1/32934 | | - | Divider Plate Assembly | Plessey | 630/1/32938 | | _ | Stop Plate Assembly | Plessey | 630/1/32942 | | - | Bracket Assembly | Plessey | 630/1/32945 | | - | Routing Board Assembly | Plessey | 419/9/18116 | | - | Connector Assembly | Plessey | 702/1/20091/001 | | - | Connector Assembly | Plessey | 702/1/20091/002 | | - | Connector Assembly | Plessey | 702/1/20091/003 | | - | Connector Assembly | Plessey | 702/1/20091/004 | | - | Connector Assembly | Plessey | 702/1/20091/005 | | - | Connector Assembly | Plessey | 702/1/20097/001 | | - | Connector Assembly | Plessey | 702/1/20097/002 | | - | Connector Assembly | Plessey | 702/1/20097/003 | | - | Connector Assembly | Plessey | 702/1/20097/004 | | - | Connector Assembly | Plessey | 702/1/20097/005 | | - | Connector Assembly | Plessey | 702/1/33385 | | - | Cableform Assembly | Plessey | 702/1/33366 | | - | Cableform Assembly | Plessey | 702/1/33367 | | - | Hinged Rear Panel Assembly | Plessey | 630/1/33035 | | | | | · · · · · · · · | Continued ... ## Routing Board and Connector Plate Assembly (Continued) | Ref. Descripti | | Manufacturar and Daf | Part No. | |------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | on and Tolerance | Manufacturer and Ref. | FAIL NO. | | - Socket Ele - Socket Ele - Sliding Lo - Sliding Lo - Sliding Lo | strip<br>strical Fixed<br>ectrical Fixed<br>ectrical Fixed<br>ock Assembly<br>ock Assembly<br>ock Post<br>soard 12 way | Plessey Plessey Plessey Cannon DC37P 37 way Cannon DE9S 9 way Cannon DD50S 50 way Cannon DE51224-1 Cannon DD51223-1 Cannon D53018 Cinch R44/77/903D/12M Tucker G369-4 | 630/1/32966<br>630/2/33060<br>630/2/32996<br>508/4/28179/002<br>508/4/22145/010<br>508/4/28010/008<br>508/4/28865/001<br>508/4/28865/005<br>508/4/29198<br>703/4/98025/011<br>703/9/98048/018 | # Connector Plate Component Assembly (630/1/32934) | Circuit<br>Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | |-----------------|---------------------------|-----------------------|-----------------| | | | | | | - | Connector Plate Assembly | Plessey | 630/1/32961 | | - | Securing Block | Plessey | 630/1/32973 | | - | Socket, Electrical | Cannon GO5 Edge Conn. | 508/4/22097/002 | | | 24 x 24 way | | | | - | Socket, Electrical | Cannon GO5 Edge Conn. | 508/4/22097/001 | | | 24 way | | | | _ | Transformer AF | Gardner Type AM106 | 406/4/31756/007 | | - | Terminal Lug | Ross Courtney Type | 703/9/03812/014 | | | | 201051XM3 | | | | | | | ## Divider Plate Assembly (630/1/32938) | Circuit<br>Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | |-----------------|---------------------------|-----------------------|-------------| | - | Divider Plate | Plessey | 630/1/32937 | ## Stop Plate Assembly (630/1/32942) | Circuit<br>Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | |-----------------|---------------------------|-----------------------|-------------| | _ | Stop Plate | Plessey | 630/2/32941 | ## Bracket Assembly (630/1/32945) | Circuit<br>Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | |-----------------|---------------------------|-----------------------|-------------| | _ | Bracket | Plessey | 630/2/32944 | # $\underline{\text{Connector Assemblies}} \hspace{0.1cm} (702/1/20091/001 \hspace{0.1cm} \text{to} \hspace{0.1cm} /005)$ | Circuit<br>Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | |-----------------|----------------------------|-------------------------|-----------------| | - | Plug, Electrical RF Free | Belling Lee L1465A/K/FP | 508/9/21838 | | - | Socket, Electrical RF Free | Belling Lee L1465/K/BS | 508/4/22059 | | - | Cable R.F. | Suhner RF174/U 330 mm | 998/4/70537/001 | ### Connector Assemblies (702/1/20097/001 to /005) | Circuit<br>Ref. De | escription and Tolerance | Manufactuer and Ref. | Part No. | |--------------------|----------------------------------------------------------------------|------------------------------------------------------------------------|-----------------------------------------------| | - P | ocket, Electrical RF<br>Fixed<br>lug, Electrical RF Fixed<br>able RF | Belling Lee BLL004/0703 Belling Lee L1465A/K/FP Suhner RF174/U 530 mm | 508/4/22133<br>508/9/21838<br>998/4/70537/001 | ## PR2250G MODULE CONTENT | | CONTENTS | | |--------------|------------------------------------|------| | Para. | | Page | | 1. | GENERAL | 3–3 | | | TABLES | | | <u>Table</u> | <del></del> | Page | | 1. | Outline circuit content of modules | 3-3 | ## PR2250G MODULE CONTENT ## 1. GENERAL This chapter defines fully in tabular form, the PR2250G receiver. TABLE 1 : OUTLINE CIRCUIT CONTENT OF MODULES | MODULE | FUNCTION | |--------|-------------------------------------------------------------------------| | 1 A | 30MHz LP Filter | | 2 | lst Mixer, 65MHz lst IF<br>Filter | | 3D | 2nd Mixer, 1.4MHz 2nd IF Filters; 0.3 (Piccolo) 8, 1.2, 0.3, and 0.1kHz | | 4 | 2nd IF amp., 3kHz SSB<br>Filters. 0.lkHz filter | | 5 | Audio processing | | 6 | BFO, Recon. Carrier<br>Fixed offset. | | 8C | Power Supply Unit | | 9A | Synthesiser:-<br>LO1, 65-95MHz<br>LO2, 63.6MHz | | 10Ј | Front panel, Mode, AGC, B/W, Freq. set, encoder manual controls | | 12 | Remote control, memory and mode select interface | ## MODULE 1A : RF FILTER ## CONTENTS | Para. | | Page | |-------|--------------------------------|------| | 1. | FUNCTIONAL DESCRIPTION | 1-3 | | 2. | CIRCUIT DESCRIPTION | 1-3 | | 3. | TEST DATA | 1-3 | | 3.1 | List of Test Equipment | 1-3 | | 3.2 | Alignment and Functional Tests | 1-3 | | 3.3 | Response | 1-3 | | 3.4 | Inspection | 1-3 | | 4. | COMPONENT LISTS | 1-4 | | | ILLUSTRATIONS | | | Fig. | | Page | | 1. | Module 1A : Circuit Diagram | 1-5 | | 2. | Module 1A : Component Lavout | 1-7 | #### MODULE 1A: RF FILTERS ### 1. FUNCTIONAL DESCRIPTION 1.1 Module 1A contains the low pass r.f. filter via which the antenna input is applied to the r.f. amplifier in Module 2. ### 2. CIRCUIT DESCRIPTION 2.1 The antenna signal is applied via SKA to a low-pass filter formed by Ll, L2 and L3 together with associated capacitors; 3dB point is 32MHz. The output of this filter is connected directly to SKH. #### 3. TEST DATA The procedures outlined in the following paragraphs form a complete test procedure and need not be used to locate individual faults on the module. #### 3.1 List of Test Equipment Signal Generator range 10kHz-50MHz, O/P level of 100mV EMF into 50 ohms. Frequency Counter (up to 35MHz) e.g. Racal 9911. R.F. Millivoltmeter, range 1 to 100mV, frequency range 100kHz to 30MHz 50 ohm load. Polyskop. (Test equipment which will display the response curve of a tuned circuit, i.e. a frequency swept oscillator combined with a suitable display). These tests are written on the assumption that a Rhode & Schwarts polyskop is used. ### 3.2 Alignment and Functional Tests - 3.2.1 The cores of the inductors should be adjusted for minimum inductance, i.e. the cores fully unscrewed. - 3.2.2 Connect the RF millivoltmeter and 50 ohm load to SKH, and the counter to signal generator high level output so as to read the output frequency. Set the signal generator to 32MHz and connect to SKA. Slowly screw-in the inductor cores until the response on the millivolt- meter just starts to drop (= 0.2dB). This may follow a slight increase in reading. - 3.2.3 Check the overall response of the filter firstly on the Polyskop and then by varying the signal generator frequency and noting the millivoltmeter response. The response should be -3dB at 32MHz and not less than -40dB at 38MHz. #### 3.3 Inspection The module should be inspected to ensure that no damage has been caused during testing and that no inductor cores are loose. ## 4. <u>COMPONENT LISTS</u> ### Module 1A Main Assembly (630/1/32981/002) ## Panel Electronic Circuit (419/1/18140) | Circuit | | | | |--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | | C3<br>C7<br>C8<br>C5<br>C2,6<br>C4<br>C1<br>L2,3 | Panel Printed Circuit Capacitor 12pF + 1pF 30V Capacitor 45pF + 1pF 30V Capacitor 68pF + 2.5% 30V Capacitor 70pF + 2.5% 30V Capacitor 110pF + 2.5% 30V Capacitor 145pF + 2.5% 30V Capacitor 220pF + 5% 100V Inductor .198242uH Inductor .297363uH | Plessey Suflex HSC 30 Suflex HSC 30 Suflex HSC 30 Suflex HSC 30 Suflex HSC 30 Suflex HSC 30 Siemens 32560 Cambion 558- 7107-05 Cambion 558- 7107-07 | 419/2/18141<br>437/4/30011/082<br>437/4/30011/085<br>437/4/30011/009<br>437/4/30011/087<br>437/4/30011/088<br>437/4/30011/090<br>437/4/90317/017<br>406/4/31750/005<br>406/4/31750/007 | ## Connector Assembly (702/1/20093/004) | Circuit<br>Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | |-----------------|---------------------------|------------------------|-----------------| | SKA,H | Socket, RF (Fixed) | Belling Lee L1465/K/BS | 508/4/22059 | | | Cable RF | Suhner RG174/U 190 mm | 998/4/70537/001 | Fig. 2 Module 1A:component layout ## MODULE 2 - RF AMPLIFIER/1ST MIXER | CON | <b>TENTS</b> | |-----|--------------| |-----|--------------| | Para. | | Page | |-------|-----------------------------------|------| | 1. | FUNCTIONAL DESCRIPTION | 2-3 | | 2. | CIRCUIT DESCRIPTION | 2-3 | | 2.1 | Input Filter and AGC Attenuator | 2-3 | | 2.2 | AGC Shaper | 2-3 | | 2.3 | RF Amplifier | 2-4 | | 2.4 | Local Oscillator Amplifier | 2-4 | | 2.5 | Mixer | 2-4 | | 3. | TEST DATA | 2-5 | | 3.1 | General | 2-5 | | 3.2 | Test Equipment | 2-5 | | 3.3 | Power Supplies | 2-6 | | 3.4 | Alignment and Functional Tests | 2-6 | | 4. | COMPONENT LISTS | 2-8 | | | ILLUSTRATIONS | | | Fig. | <del></del> | Page | | (a) | Module 2 Functional Block Diagram | 2-3 | | (b) | Basic Mixer Circuit | 2-5 | | 1. | Module 2 Circuit Diagram | 2-11 | | 2. | Module 2 Component Layout | 2-13 | #### MODULE 2 - RF AMPLIFIER/1ST MIXER ### 1. FUNCTIONAL DESCRIPTION 1.1 Module 2 contains the r.f. amplifier and first mixer stages. A functional block diagram can be seen in Figure (a). FIG (a) MODULE 2 FUNCTIONAL BLOCK DIAGRAM 1.2 The filtered r.f. output from Module IA is applied to an a.g.c.-controlled attenuator via a 0-32MHz low-pass filter. A d.c. control input is applied to the shaper circuit, which reduces control sensitivity with increase of signal strength. The amplitude-controlled r.f. signal is applied via the broad-band amplifier to the mixer. The local oscillator input frequency is controlled by the receiver tuning at 65MHz above the dis-played frequency. The difference frequency is extracted by a band-pass filter, forming the 65MHz IF output. Sideband reversal occurs at this point but is only significant in respect of SSE signals. ### 2. CIRCUIT DESCRIPTION ### 2.1 <u>Input Filter</u> and AGC Attenuator The filtered r.f. output from Module 1A is applied via SKA to a low-pass filter formed by L1, L2, L3, L4, and associated capacitors; 3dB attenuation is produced at 32MHz. The output from the filter is connected via C8 to a PIN-diode controlled variable pi attenuator formed by the components between capacitors C8 and C11. Characteristic Impedance is 50 ohms; attenuation range is from 0dB to -35dB, dependent upon the d.c. level applied via L7 and L5. A +24V level at L7 produces 0dB attenuation; attenuation increases to about 14dB at +2V, and increases to a maximum for a d.c. level of aproximately +0.5V. ### 2.2 AGC Shaper Control of the pi attenuator is exercised by the a.g.c. input to edge-pin 17, via the a.g.c. shaper formed by TR1, IC1 and associated components. Emitter-follower TR1 provides the d.c. input to shaper operational amplifier IC1. For low input levels, IC1 gain is set at approximately 6.8 by R54, R53 and R56, as D5 is forward-biased due to the d.c. level set by R55. When the voltage at TR1 emitter passes a level set by R55, D5 reverse-biases, and IC1 gain is set by R54 and R56 at about 0.2.IC1 output level is fed to the pi attenuator via filter L7, C13, L5. #### 2.3 R.F. Amplifier - 2.3.1 The a.g.c. controlled r.f. signal is applied via transmission-line (Ruthroff) transformers T1-T2-T16 to a complementary pair push-pull r.f. amplifier formed by TR5, TR6, TR7, and TR8. Transmission-line transformers provide very great bandwidth and are of small size. The arrangement of T1, T2, and T16 produces precise broad-band phase splitting between the inputs to TR5 and TR7 bases: this splitting precision is largely independent of load values. - 2.3.2 The outputs from complementary pairs TR5-TR6 and TR7-TR8 are applied to a further set of Ruthroff transformers, T3, T4 and T17; the output signal is fed via d.c. blocking capacitor C24 to one input of the mixer circuit formed by TR9, TR10, TR11, TR12, and associated components. The other mixer (1st local oscillator) input is provided by a local oscillator signal amplifier formed by TR13, TR14, TR16, TR17, and associated components. ### 2.4 <u>Local Oscillator Amplifier</u> - 2.4.1 The 1st Local Oscillator input (65 to 95MHz) is applied via capacitor C41 to common-emitter amplifier TR13. The amplified signal is fed via impedance-matching transformer T11 and capacitors C46 and C50 to phasesplitter transformer T12 for application to TR16 and TR17 bases. The arrangement of T12 and T13 produces a fine degree of balance between the antiphase signals applied to TR16 and TR17 bases. Bias to TR16 and TR17 is generated by voltage source TR18, and fed via R45 and T13. - 2.4.2 TR16 and TR17 form a push-pull amplifier having transformer T15 as collector load to aid balance. The signal output is fed via capacitors C52 and C53 to the input winding of T9, forming the local oscillator input to the mixer. - 2.4.3 A.G.C. is applied to the local oscillator amplifier via TR14 base circuit. A positive-going d.c. level proportional to local oscillator input signal amplitude is produced by D7, and amplified via amplifier stage TR15 to controller stage TR14. The collector current of TR14 is proportional to the d.c. level applied from the mixer to TR15 base; this varies the a.c. impedance of TR13 collector circuit, so controlling its gain. Operating levels are set by R11. #### 2.5 Mixer - 2.5.1 The mixer circuit formed by TR9, TR10, TR11 and TR12, is essentially a ring modulator formed by four field effect transistors, with inputs and outputs fed via Ruthroff balancing transformers. The basic circuit can be seen in Figure (b). - 2.5.2 The gates of the four MOSFETS are positively biased by the voltage set by R10: R33, L19, and C37 decouple the lines to TR9 and TR11 gates, while R34, L21, and C39 decouple the lines to TR10 and TR12 gates. Substrate bias for all four transistors is set at approximately -4.5V; this voltage is produced by diode D4 rectifying a proportion of the local oscillator signal across pins 3 and 4 of T9 (as reduced by potentiometer chain R30 and R35) and applying it to the parallel RC circuit R27, C31, C34 connected between the substrates and OV. - 2.5.3 The r.f. signal input to the ring modulator mixer circuit is applied via balance transformers T5, T6, and T18, the outputs from which are two FIG (b) BASIC MIXER CIRCUIT balanced antiphase signals on pins 2 and 4. These are applied to TR9-TR10 junction, and to TR11-TR12 junction. The local oscillator input is applied via T9 to produce two balanced antiphase signals on pins 1 and 4. These are applied via d.c. blocker capacitors C35 and C36 to TR9-TR11 gates and to TR10-TR12 gates. - 2.5.4 The output of the circuit is taken from TR9-TR12 junction and from TR10-TR11 junction. These two points produce antiphase signals which are applied via T8 and T7 to encapsulated crystal band-pass filter XF1. The filter extracts the 65MHz IF frequency from the output of the mixer. The 65MHz band-pass filter has a rising pass-band characteristic at approximately 100MHz and so a low-pass filter, consisting of L27, L28 and associated capacitors, is inserted in series to provide additional high frequency attenuation. The output of the low-pass filter is applied to SKC as the 1st IF output signal. - 2.5.5 A proportion of the local oscillator signal across pins 3 and 4 of T9 appears across R35, and is rectified by D7: the resultant d.c. level appears on edge-pin 10, via R52, as a monitor output, and is also applied to TR15 base as AGC control input. - 2.5.6 C68 and R69 are adjusted to minimise L01 breakthrough at $^{f}$ L01 = 65.0MHz. #### 3. TEST DATA #### 3.1 General The procedure outlined in the following paragraphs forms a complete test procedure and need not be used to locate individual faults. #### 3.2 Test Equipment The following items of test equipment are required: Signal Generator, 95MHz, 10mV to 1V O/P at 13MHz. (1) Signal Generator, 78MHz, 650mV rms pd output level for LO1 input (2). R.F. Millivoltmeter, 1.4MHz lk ohm input impedance. Resistive matching pad, 50-100 ohms, to match signal generator to a 100 ohm system. 100 ohm $\pm$ 2% Resistor (TR4). AVO meter. Valve Voltmeter e.g. Marconi TF2604. #### 3.3 Power Supplies Separate +15V, 450mA and +24V, 200mA power supplies. A variable, 0-12V, 5mA DC power supply for the AGC input (a suitable resistor and potentiometer across the +15V supply will suffice). ### 3.4 Alignment and Functional Tests 3.4.1 On the module set R7, R11, R55 and R69 at the mid-position. Use the variable 0-12V DC supply to set the AGC INPUT on edge-pin 17 at 0V. Note that R10 setting is a factory adjustment and must not be disturbed. #### 3.4.2 32MHz LPF Unsolder Link 1 (LK1) on the printed circuit panel. Connect the signal generator to SKTA, the millivoltmeter across LK1 (connected to L4) and earth. Set the signal generator to 30.1MHz at an output level of 300mV rms and unscrew the cores of L1, L2, L3 and L4. Screw in the cores of L1 to L4 in turn until the meter reading just starts to drop in each case. Vary the frequencies on the signal generator from 30MHz to 0MHz and ensure that the filter output does not give greater than 2dB loss for 0 to 30MHz, and not less than 30dB loss at 40MHz. (Reference level for filter loss is 300mV assuming that the filter has no loss). Lock the cores and resolder LK1. ### 3.4.3 32MHz LPF Mixer Inputs Unsolder links, LK3 to 6, and connect the 100 ohm resistor across LK5 (connected to L15) and earth. Connect the millivoltmeter, via high impedance probe across the 100 ohm resistor. Set the signal generator to 32MHz at 300mV output and connect via Matching pad to LK3 (input to L14). Unscrew the cores of L14 and L15 to give a minimum inductance and then slowly screw in the cores, in turn, until the reading on the millivoltmeter just starts to drop in each case. Vary the signal generator frequency and confirm the response of the filter - 0 to 30MHz, not more than 1dB loss, 60MHz, not less than 12dB loss. Lock the cores and repeat the tests of L16, L17 and C30 with links, LK4 and 6. When the tests have been completed lock the cores and resolder LKS3 to 6. # 3.4.4 LO Drive Amplifier Mixer Balance Connect the power supplies, +15V 450mA to edge-pin 22, +24V 200mA to edge-pin 24 and 0V to edge-pin 1. Set the signal generator to 78.000MHz at 650mV rms and connect to SKT G. Connect the millivoltmeter and 50 ohm load to SKT C and adjust signal generator frequency to give maximum read- ing on the millivoltmeter. Monitor pin 4 of T9 with the valve voltmeter. Adjust, if necessary, R11 on the module to give a 15V a.c. reading. Adjust C68 and R69 alternately until millivoltmeter reads not less the $5\,\mathrm{mV}$ . ## 3.4.5 RF AGC Delay Setting Set the Avometer on the 10V d.c. range and connect between the wiper of R7 and earth. Adjust R7 to give a reading on the Avometer of 2.15V. Set the 'AGC INPUT' voltage at 4.0V, by means of the 12V variable supply. Set the Avometer on the 2.5V d.c. range and connect across the wiper of R55 and earth and adjust R55 to give a reading of 1.7V. Reset the 'AGC INPUT' to 0V. ### 3.4.6 Gain Set the signal generator (2) to $78 \mathrm{MHz}$ , $10 \pm 2 \mathrm{dBm}$ and connect to SKT G. Set the signal generator (1) to $13 \mathrm{MHz}$ $10 \mathrm{mV}$ rms, and connect to SKT A. Connect the millivoltmeter and 50 ohm load across SKT C. Adjust the signal generator (1), if necessary, for maximum reading on the millivoltmeter; not less than $10.0 \mathrm{mV}$ (i.e. $+3 \mathrm{dB}$ reference $10 \mathrm{mV}$ ). Increase signal generator (1) output by $20 \mathrm{dB}$ and adjust the AGC volts to bring the output back to previous reading. Measure the AGC volts which should be $5.5 - 7 \mathrm{volts}$ . Set the 'AGC INPUT' to maximum (12V), and measure the drop in the millivoltmeter reading from the previous reading. The difference in meter reading should not be less than $15 \mathrm{dB}$ (i.e. at least $35 \mathrm{dB}$ AGC range). Reset the AGC to $0 \mathrm{V}$ . ### 3.4.7 Compression Point Set the signal generator (1) output for 1V rms at 13MHz: note the millivoltmeter reading obtained across a 50 ohm load connected to SKC. Decrease the signal generator output by 10dB and note the drop in the millivoltmeter reading. This reading must not be less than 8dB, i.e. 2dB compression at 1V. 3.4.8 Inspect the module to ensure that no damage has been caused during testing. ## 4. COMPONENT LISTS Main Assembly (630/1/32982) Panel Electronic Circuit (419/1/18803) | Circuit Ref | • Description and Tolerance | Manufacturer and Re | f Part No. | |--------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Tozerance | Landracedier and Re | rait No. | | C38 | Panel Printed Circuit Capacitor 3.3pF + 0.25pF 100V | Plessey<br>Mullard 632-09338 | 419/2/18004<br>400/4/20647/004 | | C2<br>C6<br>C4<br>C29,30<br>C5,63<br>C1<br>C7<br>C3<br>C69 | Capacitor 10pF + 1pF 30V<br>Capacitor 18pF + 1pF 30V<br>Capacitor 27pF + 1pF 30V<br>Capacitor 47pF + 2.5% 30V<br>Capacitor 100pF + 2.5% 30V<br>Capacitor 110pF + 2.5% 30V<br>Capacitor 130pF + 2.5% 30V<br>Capacitor 160pF + 2.5% 30V<br>Capacitor 1.8pF + 0.25% | Suflex HSC 30 | 437/4/30011/081<br>437/4/30011/111<br>437/4/30011/112<br>437/4/30011/113<br>437/4/30011/025<br>437/4/30011/088<br>437/4/30011/089<br>437/4/30011/091<br>400/4/20647/001 | | C60,61<br>C46<br>C31,34-37,<br>39,41,43,<br>47,48,50- | 100V<br>Capacitor 39pF + 2% 100V<br>Capacitor 150pF + 5% 100V<br>Capacitor 4.7nF + 10% 100V | Mullard 632-34399<br>Erie 8121M-100-COG<br>Erie 8111M-X7R | 400/4/20674/017<br>400/4/20672/005<br>400/4/21280/001 | | 56,65,67, 72,74,75, 80,81,57, 69,77,14 C9,10,18,23, 27,28,40, 45,58,64, 66,76 | Capacitor 0.luF <u>+</u> 5% 100V | Siemens B32560 | 435/4/90317/014 | | C6,11,12,19,<br>20,21,22,<br>24,25 | Capacitor 0.47uF <u>+</u> 5% 100V | Siemens B32560 | 435/4/90317/019 | | C13<br>C59,62<br>C68 | Capacitor 4.7uF ± 20% 35V Capacitor 10uF ± 20% 35V Capacitor Variable 7.3pF min. 375V | ITT TAG ITT TAG Oxley SDMT9/7.3 Ref 2 | 402/4/50757/005<br>402/4/50757/006<br>401/4/14555/005 | | C70<br>C71,73<br>C26<br>C44<br>L19,21,23<br>L22,25,26<br>L20<br>L8,9,27,28,<br>29,30 | Capacitor 2.2uF ± 20% 35V Capacitor 68pF ± 2% 100V Capacitor 47uF ± 20% 35V Capacitor 68uF ± 20% 25V Inductor 0.33uH ± 10% Inductor 1uH ± 10% Inductor 1.5uH ± 10% Inductor 22uH ± 10% | ITT TAG Mullard 632-34689 ITT TAG ITT TAG Sigma SC10 Sigma SC10 Sigma SC10 Sigma SC10 Sigma SC10 Sigma SC10 | 402/4/57057/004<br>400/4/20674/020<br>402/4/55748/017<br>402/4/55747/018<br>406/4/31749/003<br>406/4/31749/004<br>406/4/31749/002 | | L13<br>L6,7,12<br>L5<br>L10,11<br>L14,15,16,17<br>L24<br>L1,2,4<br>L3<br>L3 | | Plessey<br>Cambion 558-7107-07<br>Cambion 558-7107-08 | 406/4/31741/002<br>406/4/31741/006<br>406/9/29617/010<br>406/1/29691<br>406/1/08324/004<br>406/9/08470/001<br>406/4/31750/007<br>406/4/31750/007<br>406/4/31750/007 | | Circuit Ref. | Description and Tolerance | Manufacturer and Ref | Part No. | |--------------|--------------------------------|-----------------------|-----------------| | | | PG1 G1 31/07 | 115111000701001 | | IC1 | Integrated Circuit | RCA CA 3140E | 445/4/03072/004 | | R15,24 | Resistor $27R + 2\%$ | Electrosil TR4 | 403/4/05521/270 | | R50,51 | Resistor $10R + 2\%$ | Electrosil TR4 | 403/4/05521/100 | | R16,23,45 | Resistor 15R ± 2% | Electrosil TR4 | 403/4/05521/150 | | R17,22 | Resistor 18R <u>+</u> 2% | Electrosil TR4 | 403/4/05521/180 | | R41 | Resistor 22R + 2% | Electrosil TR4 | 403/4/05521/220 | | R18,21,26 | Resistor 47R <u>+</u> 2% | Electrosil TR4 | 403/4/05521/470 | | R4,36,49 | Resistor 100R <u>+</u> 2% | Electrosil TR4 | 403/4/05522/100 | | R20,39 | Resistor 180R $\pm$ 2% | Electrosil TR4 | 403/4/05522/180 | | R8 | Resistor $270R \pm 2\%$ | Electrosil TR4 | 403/4/05522/270 | | R53,59 | Resistor 330R + 2% | Electrosil TR4 | 403/4/05522/330 | | R14,25,42, | Resistor $470R + 2\%$ | Electrosil TR4 | 403/4/05522/470 | | 46,66,67 | _ | | | | R37 | Resistor 680R + 2% | Electrosil TR4 | 403/4/05522/680 | | R42 | Resistor 820R $\frac{-}{+}$ 2% | Electrosil TR4 | 403/4/05522/820 | | R3 | Resistor $1k + \frac{1}{2}\%$ | Electrosil TR4 | 403/4/05523/100 | | R30,35,38 | Resistor $1.2k + 2\%$ | Electrosil TR4 | 403/4/05523/120 | | R19 | Resistor 1.8k + 2% | Electrosil TR4 | 403/4/05523/180 | | R58 | Resistor $2.2k + 2\%$ | Electrosil TR4 | 403/4/05523/220 | | R65 | Resistor $4.7k + 2\%$ | Electrosil TR4 | 403/4/05523/470 | | R33,34,13,56 | | Electrosil TR4 | 403/4/05523/680 | | R6 | Resistor 8.2k + 2% | Electrosil TR4 | 403/4/05523/820 | | R27,32,52 | Resistor 10k + 2% | Electrosil TR4 | 403/4/05524/100 | | R5 | Resistor 15k + 2% | Electrosil TR4 | 403/4/05524/150 | | R57 | Resistor 22k + 2% | Electrosil TR4 | 403/4/05524/220 | | R54,52 | Resistor 56k + 2% | Electrosil TR4 | 403/4/05524/560 | | R12 | Resistor 68k + 2% | Electrosil TR4 | 403/4/05524/680 | | R1 | Resistor 47R + 2% | Electrosil TR5 | 403/4/05321/470 | | R29 | Resistor 330R + 2% | Electrosil TR5 | 403/4/05322/330 | | R2 | Resistor $1k + \frac{1}{2}\%$ | Electrosil TR5 | 403/4/05323/100 | | R7 | Resistor Variable 220R + | Allen Bradley | 404/9/05047/013 | | IC, | 20% | 90H | | | R10,11 | Resistor Variable 10k + | Allen Bradley | 404/9/05047/005 | | | 20% | 90н | | | R69 | Resistor Variable 5k + 20% | Law A Spectrol 62-1- | 404/4/08064/006 | | | _ | 1-5K | | | R55 | Resistor Variable 470R | Plessey | 409/9/05047/002 | | | <u>+</u> 20% | | | | D5,6 | Diode | Texas 1N4148 | 415/4/05720 | | D4,7 | Diode | Hewlett Packard 5082- | 415/9/98532 | | | | 2800 | | | D1,2,3 | Diode | Hewlett Packard 5082- | 415/9/05565 | | ' ' | | 3081 | | | T1-6,16-18 | Transformer R.F. | Plessey | 406/9/29657/001 | | T12 | Transformer R.F. | Plessey | 406/9/29657/001 | | T11,13 | Transformer R.F. | Plessey | 406/9/29657/003 | | T15 | Transformer R.F. | Plessey | 406/9/29657/015 | | T7 | Transformer R.F. | Plessey | 406/9/29657/005 | | T8 | Transformer R.F. | Plessey | 406/9/29657/009 | | T9 | Transformer R.F. | Plessey | 406/9/29657/013 | | TR6,8 | Transistor | Motorola 2N5160 | 417/4/01886 | | TR1,15 | Transistor | Mullard BC107 | 417/4/01777 | | TR9,10,11,12 | | Signetics SD210 | 417/4/01887/001 | | TR18 | Transistor | Mullard BC177 | 417/4/01859 | | | · - | | | | , ' | · | · | | ## Panel Electronic Circuit (Cont'd) | Circuit Ref. | Description and Tolerance | Manufacturer and Ref | Part No. | |-----------------------------|----------------------------------------------------|-----------------------------------------------------------------------|--------------------------------------------------------------| | TR13<br>TR5,7<br>TR16,17,14 | Transistor<br>Transistor<br>Transistor<br>Heatsink | Texas 2N3866<br>Texas 2N5109<br>Motorola 2N3553<br>Jermyn A1004AX T05 | 417/4/01775<br>417/4/01784<br>417/9/01814<br>418/4/44462/003 | ### Connector Assembly (702/1/20092/004) | Circuit<br>Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | |-----------------|---------------------------|--------------------------|-----------------| | SKA,G | Socket Electrical R.F. | Belling Lee L1465/K/BS | 508/4/22059 | | - | Cable R.F. | Suhner R.G. 174/U 190 mm | 998/4/20537/001 | ## Connector Assembly (702/1/20093/007) | Circuit<br>Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | |-----------------|---------------------------|-------------------------|-----------------| | SKC | Socket Electrical R.F. | Belling Lee L1465/K/BS | 508/4/22059 | | - | Cable R.F. | Suhner R.G. 174/U 290mm | 998/4/20537/001 | ### Inductor Assembly (406/1/29691) | Circuit<br>Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | |-----------------|---------------------------|-----------------------------------------------------------|-----------------| | - | Core Ferromagnetic Bead | Mullard FX1242 PTFE 0.75mm x 0.20/0.30 0.5 dia Unscreened | 905/9/98052 | | - | Insulation Sleeving | | 998/4/82852/901 | | - | Wire Electrical | | 998/4/82834/009 | Module 2: RF amplifier and 1st mixer circuit diagram # MODULE 3D 1ST IF AMPLIFIER, 2ND MIXER AND 2ND IF FILTERS | | CONTENTS | | |------------|------------------------------------|------| | <u>1</u> • | | Page | | | FUNCTIONAL DESCRIPTION | 3-3 | | | CIRCUIT DESCRIPTION | 3-3 | | .1 | lst IF Amplifier | 3-3 | | •2 | Local Oscillator Amplifier | 3-3 | | .3 | 2nd Mixer | 3-4 | | .4 | 2nd IF Filters | 3-4 | | | TEST DATA | 3-5 | | .1 | General | 3-5 | | . 2 | Test Equipment | 3-5 | | .3 | Power Supplies | 3-5 | | . 4 | Alignment and Functional Tests | 3-5 | | | COMPONENT LISTS | 3-7 | | | ILLUSTRATIONS | | | ٠ | | Page | | | Module 3D Functional Block Diagram | 3-3 | | | Basic Mixer Circuit | 3-4 | | | Module 3D Circuit Diagram | 3-11 | | | Module 3D Component Layout | 3-13 | #### MODULE 3D 1ST IF AMPLIFIER, 2ND MIXER AND 2ND IF FILTERS #### 1. FUNCTIONAL DESCRIPTION 1.1 Module 3D contains the 1st i.f. amplifier, second mixer, and five i.f. bandwidth filters. FIG (a) MODULE 3D FUNCTIONAL BLOCK DIAGRAM 1.2 The 65MHz lst i.f. signal and the 63.6MHz 2nd L.O. input are amplified and fed to the mixer circuit. The l.4MHz difference frequency output is selected by one of a bank of five l.4MHz centre frequency filters. The selection of a particular filter is dependent upon the setting of the front-panel MODE and BANDWIDTH controls. ### 2. CIRCUIT DESCRIPTION #### 2.1 lst IF Amplifier The 1st IF amplifier is formed by TR1 and associated components. The 65 MHz output from Module 2 is applied via SKA to a crystal filter feeding TR1 base. Collector-load transformer Tl matches the output to the load presented by mixer TR2-TR3. #### 2.2 Local Oscillator Amplifier The 63.6MHz 2nd Local Oscillator output from the Synthesiser (Module 9A) is applied via SKH to a series tuned circuit formed by C24 and L9. Transformer T5 matches the input signal to the load of TR4 (L8) and C20 form an output parallel tuned circuit at 63.6MHz. #### 2.3 2nd Mixer 2.3.1 TR2, TR3, and associated components form the mixer circuit, which is of the basic form shown in Figure (b). FIG (b) BASIC MIXER CIRCUIT TR2 and TR3 are switched alternately by the local oscillator input, while the drain/source voltage is provided by the signal input. The impedances in series with the transistors form loads across which the output signal is developed. Output transformer T3 is connected so as to minimise spurious output signals, and transformer T4 matches the signal to the load presented by the selected IF filter circuit. 2.3.2 The level of local oscillator drive to the mixer can be monitored on the front-panel meter. The drive to TR2 base is fed via R7 to D13 and associated components, and provides a d.c. current level on edge-pin 10 which is proportional to drive: this d.c. level is fed to the metering circuits. ### 2.4 2nd IF Filters 2.4.1 The difference frequency component in the output from the mixer is selected by one of five of crystal filters. Bandwidths to 3dB points are: XF1: 1.4MHz + 360Hz to +660Hz\* XF2: 1.4MHz + 4kHz XF3: 1.4MHz + 600Hz XF4: 1.4MHz + 150Hz XF5: 1.4MHz + 50Hz The filters are separate encapsulated units, wired to numbered terminal pins on the printed-circuit panel. NOTE: The response of XFl is inverted due to the invertion caused by the lst mixer. 2.4.2 The inputs of all filters are paralleled via PIN diodes D2, D4, D6, D8, and D10: the outputs are paralleled via PIN diodes D3, D5, D7, D9, and D11. Each pair of diodes is rendered conducting or non-conducting by the logic level applied to the base of the associated switching transistor; for example, D2 and D3 are controlled by the level applied to TR5 base. - 2.4.3 At any time, one of switching transistors TR5 TR9 has a +12V logic 'l' level applied to its base, while the remainder are connected to (nominal) 0V logic 'O' input levels. The emitter of one switching transistor is therefore at +11.5V, while the bases of the remainder are at (nominal) 0V. The two PIN diodes controlled by the conducting transistor are therefore forward biased, so connecting the associated filter between the mixer output and SKB. The +11.5V emitter level of the one conducting transistor is fed via the two associated conducting PIN diodes to R19 and R16, the junction of which is connected to 0V by zener diode D12. A +6.2V level is therefore always available to reverse-bias the remaining eight PIN diodes. - 2.4.4 One control input line is provided for each one of five of the six switching transistors. The sixth, TR8, is controlled via an OR gate from any one of three logic input signals. #### 3. TEST DATA #### 3.1 General The procedure outlined in the following paragraphs forms a complete test procedure and need not be used to locate individual faults. #### 3.2 Test Equipment The following items of test equipment are required: Signal Generator (1): 65 MHz output, 1 mV from 50 ohms, and a high level (100 mV rms) output. Signal Generator (2): 63.6 MHz output level 8 $\pm$ 2dBm for LO2 input source. Counter (up to 65MHz). Avometer. Millivoltmeter, 1.4MHz, 1k ohm input impedance. #### 3.3 Power Supplies Separate +15V, 50mA and +24V, 100mA power supplies are required. ### 3.4 Alignment and Functional Tests 3.4.1 Connect power supplies, +15V to edge-pin 22, +24V to edge-pin 24 and 0V to edge-pin 9. Check the current consumption of both the supplies (+15V supply not more than 25mA, +24V not more than 100mA). #### 3.4.2 LO Level Set the signal generator (2) to $63.6 \rm MHz$ at $650 \rm mV$ level and connect to SKTH (LO2 input). Set the Avometer on the $100 \rm uA$ range and connect to edge-pin 10 and earth. Adjust C20 and C24 for maximum reading on the meter (70 to $100 \rm uA$ ). #### 3.4.3 Gain Set the signal generator (1) to 65 MHz at 100 mV r.m.s. level and connect to SKTA (IF). Connect the millivoltmeter to SKTB (1.4MHz 2nd IF 0/P). Adjust the signal generator frequency to give a reading on the millivoltmeter of $350 \pm 20 \,\mathrm{mV}$ . Apply a logic 1 level (+15V) to edge-pins 4, 5, 6 and 7 and check that the millivoltmeter reading varies by less than 4dB overall (tuning to maximum reading each time). Adjust signal generator (2) to 63.599500 and apply logic '1' level to pin 8. Check that the millivoltmeter reading is within 4dB of the previous readings. ### 3.4.4 Bandwidth Check Select the narrowest bandwidth (100Hz) by applying a logic l level (+15V) to edge-pin 4. Adjust the 65MHz input at SKA in the positive direction until a 6dB attenuation is indicated on the millivoltmeter. Select the next filter (apply a logic l level (+15V) to appropriate edge-pin) and check that the millivoltmeter reading increases again. Continue through all the filters XF5 to XF2 inclusive, checking the selection of filters corresponds, firstly to the edge of one filter and then switching in the next. Repeat the above checks with 65MHz input adjusted in the negative direction. Select the Piccolo filter XF1 and test separately by reducing frequency from 65MHz, noting the rise and fall of the output. #### 3.4.5 SSB Switching Select Bandwidth '8kHz' by applying a logic l level (+15V) to edge-pin 7, and find the edge of the filter by adjusting the 65MHz IF input signal at SKA (as in paragraph 3.4.4). Remove the logic l level from edge-pin 7 and select, in turn 'ISB' and 'USB' by applying the logic l level (+15V) to edge-pins 14 and 12 respectively. In each case check that the 8kHz filter has been selected. ## 3.4.6 Inspection Inspect the module to ensure that no damage has been caused during testing. # 4. <u>COMPONENT LISTS</u> # Module 3D Main Assembly (630/1/32983/005) # Panel Electronic Circuit (419/1/18806) | Circuit | | | | |--------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | | -<br>C7,10<br>C8,74<br>C13-16<br>C1,3,4,11,<br>12,17,18,<br>19,21,22, | Panel Printed Circuit Heatsink Capacitor 100pF ± 2.5% 30V Capacitor 120pF ± 2.5% 30V Capacitor 330pF ± 2.5% 30V Capacitor 4.7nF ± 10% 100V | Plessey Redpoint 5C Suflex HSC 30 Suflex HSC 30 Suflex HSC 30 Erie 8111M-X7R | 419/2/18006<br>419/4/98002<br>437/4/30011/011<br>437/4/30011/013<br>437/4/30011/027<br>400/4/21280/001 | | 23,26,27,<br>32-35,37-<br>40,48-52,<br>71,72<br>C5,25,28-<br>31,36,41-<br>47,53-57,<br>62-66,68-<br>70 | Capacitor 0.luF <u>+</u> 5% 100V | Siemens B32560 | 435/4/90317/014 | | C58,59<br>C73<br>C24<br>C20<br>L5<br>L8<br>L9<br>L4<br>L6,7<br>L1,3,11,12<br>L10,13-23<br>L2,24,<br>26-31,33 | Capacitor 22pF ± 5% 100V Capacitor 180pF ± 2.5% 30V Capacitor Variable 2-18pF Capacitor Variable 4-40pF Inductor 0.12uH ± 10% Inductor 0.33uH ± 10% Inductor 0.47uH ± 10% Inductor 1uH ± 10% Inductor 6.8uH ± 10% Inductor 100uH ± 10% Inductor 220uH ± 10% Inductor 220uH ± 10% Inductor 22uH ± 10% | Erie 812M-100-COG<br>Suflex HSC30<br>Mullard 809-09003<br>Mullard 809-09002<br>Sigma SC30<br>Sigma SC10<br>Sigma SC10<br>Sigma SC10<br>Sigma SC10<br>Sigma SC10<br>Sigma SC10<br>Sigma SC10<br>Sigma SC10<br>Sigma SC10 | 400/4/20672/015<br>437/4/30011/015<br>401/4/32189/003<br>401/4/32131/001<br>406/4/31753/001<br>406/4/31749/003<br>406/4/31749/007<br>406/4/31749/008<br>406/4/31741/002<br>406/4/31749/006<br>406/4/31749/006 | | R28<br>R14<br>R15<br>R16-27<br>R5<br>R8<br>R9,12,29-33<br>R7<br>R13<br>R3<br>R10<br>R1<br>R6,11<br>R34-39 | Resistor $4.7R \pm 5\%$<br>Resistor $15R \pm 2\%$<br>Resistor $82R \pm 2\%$<br>Resistor $220R \pm 2\%$<br>Resistor $390R \pm 2\%$<br>Resistor $470R \pm 2\%$<br>Resistor $1.5k \pm 2\%$<br>Resistor $1.5k \pm 2\%$<br>Resistor $2.2k \pm 2\%$<br>Resistor $3.9k \pm 2\%$<br>Resistor $8.2k \pm 2\%$<br>Resistor $10k \pm 2\%$<br>Resistor $10k \pm 2\%$<br>Resistor $10k \pm 2\%$<br>Resistor $10k \pm 2\%$ | ITT RDO 25J Electrosil TR4 | 403/4/04329/009<br>403/4/05521/150<br>403/4/05521/820<br>403/4/05522/220<br>403/4/05522/390<br>403/4/05522/470<br>403/4/05523/100<br>403/4/05523/150<br>403/4/05523/220<br>403/4/05523/820<br>403/4/05523/820<br>403/4/05524/100<br>403/4/05524/100<br>403/4/05525/100 | | D1,14-15,17<br>D2-11 | Diode<br>Diode | Texas 1N4148 Hewlett Packard HP5082-3188 | 415/4/05720<br>415/4/05743 | # Panel Electronic Circuit (Cont'd) | Circuit | | | | |---------|---------------------------|--------------------------------|-----------------| | Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | | D13 | Diode | Hewlett Packard<br>HP5082-2800 | 415/4/98532 | | D12 | Diode Zener 6.2V | Mullard BZY88C6V2 | 415/4/05738/011 | | Tl | Transformer | Plessey | 406/9/29657/011 | | T2 | Transformer | Plessey | 406/9/29657/014 | | T3,4 | Transformer | Plessey | 406/9/29657/006 | | T5 | Transformer | - | 406/9/29657/002 | | T6 | Transformer | Plessey | 406/9/29712 | | T7 | Transformer | Plessey | 406/9/29713 | | TRI | Transistor | Texas 2N5109 | 417/4/01784 | | TR4 | Transistor | Texas 2N3866 | 417/4/01775 | | TR5-9 | Transistor | Mullard BC109 | 417/4/01776 | | TR2,3 | Transistor | Signetics SD210 | 417/4/01887/001 | | XL1 | Crystal | ITT FC2239 | 428/9/05039 | | XL2 | Crystal | ITT FC2240 | 428/9/05040 | | | | | | # <u>Filters</u> | Circuit<br>Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | |-----------------|---------------------------|-----------------------|-----------------| | XF1 | Filter Bandpass | ITT | 422/9/07786/021 | | XF2 | Filter Bandpass | ITT | 422/9/07786/001 | | XF3 | Filter Bandpass | ITT | 422/9/07786/003 | | XF4 | Filter Bandpass | ITT | 422/9/07786/007 | | XF5 | Filter Bandpass | ITT | 422/9/07786/002 | # Connector Assembly (702/1/20093/004) | Circuit<br>Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | |-----------------|--------------------------------------|------------------------------------------------------|--------------------------------| | SKB<br>- | Socket Electrical R.F.<br>Cable R.F. | Belling Lee L1465/K/BS<br>Suhner R.G. 174/U<br>190mm | 508/4/22059<br>998/4/70537/001 | # Connector Assembly (702/1/20093/006) | Circuit<br>Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | |-----------------|-----------------------------------|------------------------------------------------------|--------------------------------| | SKA<br>- | Socket Electrical R.F. Cable R.F. | Belling Lee L1465/K/BS<br>Suhner R.G. 174/U<br>230mm | 508/4/22059<br>998/4/70537/001 | # Connector Assembly (702/1/20093/008) | Circuit<br>Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | |-----------------|-----------------------------------|------------------------------------------------------|--------------------------------| | SKH<br>- | Socket Electrical R.F. Cable R.F. | Belling Lee L1465/K/BS<br>Suhner R.G. 174/U<br>350mm | 508/4/22059<br>998/4/70537/001 | Fig.1 Fig. 2 Module 3d panel - component layout # CHAPTER 4 # MODULE 4 2ND IF AMPLIFIER, AGC CIRCUITS AND IF FILTERS | Para. | CONTENTS | Page | |-------|-----------------------------------|------| | 1. | FUNCTIONAL DESCRIPTION | 4-3 | | 2. | CIRCUIT DESCRIPTION | 4-4 | | 2.1 | 2nd IF Amplifier | 4-4 | | 2.2 | Band-pass Filters | 4-4 | | 2.3 | Switching Logic | 4-5 | | 2.4 | Action of Switching Transistors | 4-6 | | 2.5 | AGC Input and Detector Circuits | 4-7 | | 2.6 | AGC Shaper Circuits | 4-8 | | 3. | TEST DATA | 4-10 | | 3.1 | General | 4-10 | | 3.2 | Test Equipment | 4-10 | | 3.3 | Power Supplies | 4-11 | | 3.4 | Alignment and Functional Tests | 4-11 | | 4. | COMPONENT LISTS | 4-13 | | Table | TABLES | | | 1. | Switched Signal Paths | Page | | 2. | Switching Action | 4-5 | | 3. | AGC Signal Selection | 4-6 | | 3. | - | 4-7 | | Fig. | ILLUSTRATIONS | Page | | (a) | Module 4 Functional Block Diagram | 4-3 | | (b) | Module 4 Switching Logic | 4-5 | | (c) | AGC Shaper Circuit Action | 4-9 | | (d) | Matching Network | 4-10 | | 1. | Module 4 Circuit Diagram | 4-17 | | 2. | Module 4 Component Layout | 4-19 | ### MODULE 4 2ND IF AMPLIFIER, AGC CIRCUITS AND IF FILTERS ### 1. FUNCTIONAL DESCRIPTION 1.1 Module 4 contains the 1.4MHz 2nd i.f. amplifier, the 2nd i.f. distribution circuits, and the a.g.c. detector and time-constant circuits. Module 4 is used in al PR2250 series receivers. A functional block diagram can be seen in Figure (a). FIG (a) MODULE 4 FUNCTIONAL BLOCK DIAGRAM - 1.2 The 1.4MHz 2nd i.f. signal from Module 3 is amplified in an a.g.c. controlled circuit and applied to the parallel inputs of three bandpass filters 1.4MHz +250Hz -3kHz, 1.4MHz +3kHz -250Hz, and 1.4MHz + 50Hz and an AM FILTER. Outputs from selected lines are switched by the MODE logic switching inputs to the flow output lines as follows:- - (1) AM mode : (a) from AM FILTER to SKC. - (b) from 100Hz filter to SKF. - (2) CW mode (not 0.1 bandwidth) : (a) from AM FILTER to SKD. - (b) from 100Hz filter to SKF. - (3) CW mode and 0.1 bandwidth : from 100Hz filter to SKD and SKF. - (4) F mode (not 0.1 bandwidth) : (a) from AM FILTER to SKD. - (b) from 100Hz filter to SKF. - (5) F mode and 0.1 bandwidth : from 100Hz filter to SKD and SKF. - (6) LSB and P mode (not 0.1 bandwidth) - : (a) from LSB filter to SKE. - (b) from 100Hz filter to SKF. - (7) ISB mode (not 0.1 bandwidth): (a) from AM filter to SKC. - (b) from 100Hz filter to SKF. - (c) from LSB filter to SKE. - (d) from USB filter to SKD. - (8) USB mode (not 0.1 bandwidth): (a) from USB filter to SKD. - (b) from 100Hz filter to SKF. - In all operating modes except USB, ISB, LSB and P the a.g.c. detector input is connected to the i.f. output via the AM FILTER. In USB mode it is connected via the USB filter. In LSB and P mode it is connected via the LSB filter. In ISB mode, two inputs are connected, one from the LSB filter and one from the USB filter, in order that the a.g.c. circuits may react to both sidebands. The varying d.c. output produced by the a.g.c. detector is controlled in respect of rise and decay times by the a.g.c. time-constant circuits: the decay times can be selected by front-panel control. Rise time is approximately 5mS, and decay time can be selected at 0.2, 2, or 10 seconds. The circuit will react to a short noise pulse on a substantially steady signal with a decay time-constant of 50mS. ## 2. <u>CIRCUIT DESCRIPTION</u> ### 2.1 2ND IF Amplifier - 2.1.1 The 1.4MHz second IF amplifier is formed by IC1, IC2, TR1, TR2, TR3, and associated components. The input signal is applied from SKA via capacitor Cl to a two-stage non-inverting amplifier formed by IC1 and IC2. The amplifier is a.g.c. controlled by the inputs to pin 7 of both ICs; an increase in a.g.c. input level reduces gain. Zener diode D2 limits the a.g.c. input to IC2 at +3.3V. Maximum overall gain is 64dB + 4dB. - 2.1.2 The output from IC2 is applied via emitter-follower TR1 to an inverting cascade stage formed by TR2, TR3, and associated components. The negative feedback from TR3 collector to TR1 base is pre-set to produce a gain of approximately 3 between the input via C3 and the output via C8. ## 2.2 Bandpass Filters The 1.4MHz amplified 2nd IF output from TR3 is applied via C8 to the parallel inputs of three bandpass filters. The output from TR3 is of very low impedance: the characteristic impedance of each filter is 1 kilohm, therefore the filter inputs are supplied via series resistors R13, R14, R15 and R16. XF1, XF2, and XF3 are encapsulated crystal filters. The 'AM FILTER' is formed by C11, C12, C13, C14, C15, L4 and L5. The output from each filter is taken via an emitter-follower buffer to the switching circuits. Sideband reversal occurs in Module 2 (Sect.4, Ch.2) and for this reason, XF1 in the USB path is a lower sideband filter and XF2 in the LSB path is an upper sideband filter. ### 2.3 Switching Logic 2.3.1 The output signals from the three filters are continuously available. According to the MODE and BANDWIDTH front-panel control settings in use, selected outputs are connected to particular output sockets, as shown in table 1. | TARIF | 1 | | SWITCHED | STONAT | PATHS | |-------|---|---|----------|--------|-------| | IADLL | T | • | SMIICHED | SIGNAL | PAIRS | | MODE:-<br>B/WIDTH:- | AM | CW<br>Not 0.1 | CW<br>0.1 | F<br>Not 0.1 | F<br>0.1 | LSB & P<br>Not 0.1 | ISB<br>Not 0.1 | USB<br>Not 0.1 | |---------------------|---------------------|---------------------|------------|---------------------|------------|--------------------|---------------------|----------------| | FROM:- TO:- | AM<br>FILTER<br>SKC | AM<br>FILTER<br>SKD | XF3 | AM<br>FILTER<br>SKD | XF3 | XF2<br>SKE | AM<br>FILTER<br>SKC | XF1<br>SKD | | FROM:-<br>TO:- | XF3<br>SKF | FROM:-<br>TO:- | | | | | | | XF1<br>SKE | | | FROM:-<br>TO:- | | | | | | | XF2<br>SKD | | FIG (b) MODULE 4 MODE SWITCHING LOGIC TABLE 2: SWITCHING ACTION | | | | | | IN | PUTS | AT LC | GIO | 11' | | | | |------|------|------|------|----|-------|------|-------|-----|-----|----------------|-------|-------| | | 'AM' | 'CW' | 'CW' | & | '0.1' | 'F' | 'F' | & | 0.1 | 'LSB'<br>& 'P' | 'ISB' | 'USB' | | TR5 | ON | | | | | | | | | | ON | | | TR6 | | ON | | | | ON | | | | | | | | TR7 | ON | | | ON | | | | ON | | | | | | TR9 | ON | | | | | | | | | | | | | TR13 | | | | | | | | | | | ON | ON | | TR14 | | ON | | | | ON | | | | | ON | ON | | TR15 | | ON | | ON | | ON | | ON | | | ON | ON | | TR17 | | | | ON | | | | ON | | | | | | TR21 | | | | | | | | | | ON | ON | | | TR22 | | | | | | | | | | ON | ON | | - 2.3.2 The connections defined in table 2 are made by logic circuits which oper ate ten switching transistors, TR5, 6, 7, 9, 13, 14, 15, 17, 21, and 22. The logic circuits are controlled by the levels applied to panel edgepins 3 to 9 inclusive. The circuit is shown in Fig.(b) reduced to its basic functions. - 2.3.3 All control inputs to the switching logic are quiescent at logic '0' in positive logic. Pin 4 ('0.1') level can only be set to '1'. When eithe pin 5 ('F'), pin 9 ('CW') or pin 3 ('AM') is also at logic '1'. Eight valid input combinations exist, as shown in table 2: each combination causes a particular set of switching transistors to conduct, as can be seen from Fig.(b) and table 2. ## 2.4 Action of Switching Transistors The action of the ten switching transistors is as defined in this paragraph. - (1) TR5 : forward biases D4 to connect the AM filter output from TR4 to TR8 base. - (2) TR6 : forward biases D5 to connect the AM filter output from TR4 to TR16 base and to D7. - (3) TR7 : forward biases D6 to connect the AM filter output from $TR^2$ to TR11 base. - (4) TR9 : applies collector voltage to output stage TR8. - (5) TR13: forward biases D8 to connect XF1 output from TR10 to TR16 base. - (6) TR14: forward biases D7 to connect the AM filter output via D5 to TR12 base. - (7) TR15: applies collector voltage to output stage TR16. - (8) TR17: forward biases D9 to connect XF3 output from TR18 to TR16 base. - (9) TR21: forward biases D10 to connect XF2 output from TR20 to TR23 base. (10) TR22: applies collector voltage to output stage TR23. ### 2.5 AGC Input and Detector Circuits 2.5.1 Automatic gain control is applied to 1.4MHz 2nd IF amplifiers ICl and IC2. The signal from which this control is derived is taken either from R32, the emitter load common to TR11 and TR12, or from R53 in TR23 base circuit. The signal across R32 feeds a.g.c. input amplifier IC10, while the signal across R53 feeds a.g.c. input amplifier IC9. The selection of the input signal to the a.g.c. circuits is carried out by switching transistors TR6, TR7, TR13, TR14, TR17, and TR21 under the control of the switching logic. The action can be seen in table 3. | MODE | SWITCHES ON | SIGNAL PATH | AGC AMP FED | |-------------------------------------------------|-----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------| | AM<br>CW<br>CW & O.1<br>F<br>F & O.1<br>LSB & P | TR7<br>TR6, TR14<br>TR7<br>TR6, TR14<br>TR7<br>TR21 | AM Filter: -D6-TR11-R32<br>AM Filter: -D5-D7-TR12-R32<br>AM Filter: -D6-TR11-R32<br>AM Filter: -D5-D7-TR12-R32<br>AM Filter: -D6-TR11-R32<br>XF2-D10-R53 | IC10<br>IC10<br>IC10<br>IC10<br>IC10<br>IC9 | | ISB ( | TR21<br>TR13, TR14 | XF2-D10-R53<br>XF1-D8-D7-TR12-R32 | IC9 ) Both fed in IC10 ) ISB mode | | USB | TR13, TR14 | XF1-D8-D7-TR12-R32 | IC10 | TABLE 3: AGC SIGNAL SELECTION Note that the outputs from two filters are used when working ISB to cater for variations in both sidebands: XF2 is a lower sideband path filter, while XF1 is an upper sideband path filter. - 2.5.2 The output from IC9 is fed via C51 to peak detector D14-D16 with R86 and C54. The output from IC10 is fed via C52 to peak detector D13-D15. D13-D14 junction is returned to +4.8V at the collector of voltage-source TR30: this potential is temperature-compensated by D17 and the base-emitter diode of TR30. D15-D16 junction is returned to +6V at the junction of R85 and R112: the diodes are therefore forward biased by 1.2V, which ensures that the a.g.c action is available for very small signal amplitudes. - 2.5.3 The peak detector output rise time is determined by the 1 millisecond time-constant of R86 and C54. C55 provides a low impedance a.c. path to OV, and takes no part in the time-constant: the 6V d.c. potential across C55 provides the reference voltage input to pin 2 of IC5. - 2.5.4 The difference in potential between pins 2(-) and 3(+) of IC5 forms the initial unshaped a.g.c. signal: a positive-going change at pin 3 will reduce r.f. and i.f. gain, while a negative-going change will increase r.f. and i.f. gain. To remove a.g.c. control, a positive (logic 1) level is applied to panel edge-pin 14; this causes TR32 to conduct, so holding the level on pin 3 of IC5 below +1V. To mute the receiver, a maximum positive level is required on pin 3 of IC5; this is produced by earthing panel edge-pin 11, so causing TR31 to conduct and hold the level on pin 3 of IC5 above +11V. 2.5.5 The d.c. output level produced by IC5 is proportional to signal amplitude, and varies at no defined rate. The rates of rise and fall are controlled by the shaper circuits associated with TR33 to TR34 (inclusive). ## 2.6 AGC Shaper Circuits - 2.6.1 The shaper circuits can be functionally divided into three parts: - (1) A fast time-constant circuit formed by TR33, TR34, and associated components. - (2) A slow time-constant circuit formed by TR35, TR36, TR37, and associated components. - (3) A combining circuit formed by TR38, TR39, and associated components. The circuits produce a short (nominal 5mS) attack time-constant for all input level increases, and any selected one of three (nominal 0.2S, 2S, 10S) decay time-constants for signals of duration greater than approximately 75 mS. For signals of duration less than approximately 75mS, a decay time-constant of nominally 50mS is produced. The action will be described in terms of the response to an input signal as shown in Fig. (c), as this brings out every aspect of the circuit operation. ### 2.6.2 Long Time-Constant Circuit - 2.6.2.1 The output from IC5 applied to TR35 base: it can (at a maximum) change from 0V to +24V. As full a.g.c. control is achieved over a 0V to +12V range, time-constant values of CR seconds (in which output voltage rises to 69% of input voltage) can truly be quoted as rise and fall times. - 2.6.2.2 Assume that TR35 base potential is OV and that C59 is completely discharged, when a positive-going input step is applied to TR35 base. (The fact that it is also applied to TR33 and TR34 bases is not relevant at the moment). C59 will charge via R98, the time-constant being approximately 65 milliseconds. If, after the voltage across C59 has reached a steady state, a negative-going step is applied to TR35 base, C59 will discharge via either R99, R100, or R103; the particular resistor in circuit will depend upon the front-panel selection of a.g.c. decay time-constant. The discharge time-constant will be nominally 0.2 seconds (R103), 2 seconds (R100) or 10 seconds (R99). Note that edgepin 11 provides a monitor output: it is not a control input. The voltage across C59 (waveform C in Fig.(c)) is applied to TR38 base. The combining action of TR38 and TR39 cannot be considered until the short time-constant circuit has been described. # 2.6.3 Short Time-Constant Circuit - 2.6.3.1 The output from IC5 is applied to the bases of TR33 and TR34. C57 in TR33 emitter circuit charges via R93, and discharges via R94. C58 in TR34 emitter circuit charges via R95, and discharges via R97. C57 and C58 potentials are clamped within + 1V by diodes D20, D21, D22, and D23. - 2.6.3.2 Consider a positive-going step applied to TR33 and TR34 bases from a starting point where both C57 and C58 are completely discharged. C57 FIG (c) AGC SHAPER CIRCUIT ACTION and R93 form a 3 millisecond charging time-constant, while C58 and R95 form a 22 millisecond charging time-constant. Initially the output from R95-R97 junction will rise at a 22 millisecond TC rate, but this will only apply until the voltage across C57 exceeds that across C58 by $\pm 10^{\circ}$ . At this point D22 and D23 will conduct, parallel connecting the two emitter circuits to produce a 5 millisecond time-constant from C57 and C58 charging via R93 and R95 in parallel. The rate of voltage rise at R96-R97 junction will be determined by this time-constant. 2.6.3.3 Consider the arrival of a short noise pulse after the circuit has reached a steady state. A short pulse of some 10 millisecond duration will not significantly affect the potential across C59, as here the rise time-constant is 65 milliseconds. Initially C57, C58, and C59 potentials will be equal. The leading-edge positive step of a noise pulse will cause the voltage across C57 to rise until it is +1V greater than that across C58, at which point the 5 millisecond rise time-constant is produced. The voltage at R96-R97 junction will rise to take account of the noise pulse leading edge. - 2.6.3.4 Assuming that the noise pulse duration is greater than 5 milliseconds, the voltage at R95-R97 junction will then remain steady until the arrival of the negative-going step of the trailing edge. On arrival of this step, C58 will initially discharge via R95 and R97 (a time-constant of 288 milliseconds). This will only apply until the 27 millisecond time-constant of C57 and R94 has reduced the potential across C57 to 1V below that across C58. At this point D20 and D21 will conduct, parallel connecting the two discharge time-constants to produce a circuit of 20uf (C57 and C58) discharging via 2.47k ohm (R95-R97 in parallel with R94), a time-constant of approximately 50 milliseconds. - 2.6.3.5 The potential at R95-R97 junction will therefore decay at a 50 millisecond TC rate until the steady input level is reached. This level will remain until the end of the steady input level period, when the potential at R95-R97 junction will again decay at a 50 millisecond TC rate: at the same time, the potential across R59 will decay at either a 0.2 second, 2 second, or 10 second rate. #### 2.6.4 Combiner The output from the short time-constant circuit is taken from R95-R97 junction and is applied to TR39 base. The output from the long time-constant circuit is taken from TR35 base and is applied to TR38 base. The potential across R106 is governed by the more positive of the two base potentials. The effect is to produce a combined output in which the short (5mS) time-constant governs all rise times, and in which the 50 millisecond time-constant governs the decay rate of signals shorter than 70 milliseconds. The decay rate of signals of longer duration is governed by the long (0.2s, 2s, or 10s) time-constant. The overall response to the input waveform A shown in Figure (c) will be that shown by the heavy line in waveform D of Figure (c). ### 3. TEST DATA ### 3.1 General The procedure outlined in the following paragraphs forms a complete test procedure and need not be used to locate individual faults. ### 3.2 Test Equipment The following items of test equipment are required: Signal Generator, 1.4MHz, 8uV r.m.s., -8mV r.m.s., 50 ohms. Matching Network, 50 ohms to 1k ohms, 6dB loss, to match the signal generator to Module 4 input impedance. The network is shown in Figure (d). FIG (d) MATCHING NETWORK Millivoltmeter, 1.4MHz to read 10mV, 50 ohm impedance and high impedance. Avometer. Variable DC supply (0-12V). ### 3.3 Power Supplies Separate +15V and +9V DC power supplies are required. ### 3.4 Alignment and Functional Tests - 3.4.1 Connect OV to the edge-pin 1, the +15V supply to edge-pin 22 and +9V to edge-pin 20. Check the current consumption of the supplies, +15V not more than 250mA, +9V not more than 25mA. Using the Avometer check the d.c. voltage level at IC6 pin 2 (12 $\pm$ 0.6V), and at IC7 pin 2 (6 $\pm$ 0.3V). - 3.4.2 To allow individual selection of the following modes, LSB, AM, ISB, USB, CW, F, EXT AGC and MUTE a logic 'l' level (+15V) should be applied to the appropriate edge-pins. #### 3.4.3 Gain Setting (USB) Set the signal generator to 1.4MHz, 6uV r.m.s. and connect via the matching network to the IF INPUT, SKTA. Select the USB mode by removing the logic 1 level from edge-pin 6. Connect the millivoltmeter to USB/ISB/F/CW output SKTD. Adjust the signal generator to give a maximum reading on the millivoltmeter (approximately 1kHz below 1.4MHz: note that an LSB filter is used in the USB mode position as the signal is inverted at this point). Adjust R8 on the module to give a 10mV reading on the millivoltmeter. Remove the signal input to SKTA and check that the fall in millivoltmeter reading is not less than 25dB. Re-connect the input signal to SKTA. Select all of the modes, in turn, by removing the logic '1' from the appropriate edge-pin and check that the signal present, on the millivoltmeter, is on modes USB, ISB, CW and F only. #### 3.4.4 LSB Select LSB by removing the logic 'l' level from edge-pin 7. Connect the millivoltmeter to LSB/ISB output SKTE, and adjust the signal generator to give a reading on the millivoltmeter of $10 \pm 2 \text{mV}$ . Select all modes in turn (remove logic 'l' from appropriate edge-pins) and check that the signal is present on modes LSB and ISB only. ### 3.4.5 Pilot Carrier Connect the millivoltmeter to 'RECON CARRIER' SKTF, and adjust the signal generator to give a reading on the millivoltmeter of $10~\pm~2\text{mV}$ . #### 3.4.6 AM Select mode 'AM' by removing the logic 'l' from edge-pin 3. Connect the millivoltmeter to AM/ISB output SKTC and check that the reading is $10 \pm 2$ mV. Select all modes in turn (remove logic 'l' from appropriate pin) and check that the signal is present on modes AM and ISB only. Connect the millivoltmeter to SKTD. Select mode 'USB' (remove logic 'l' from edge-pin 6) and 'AGC SHORT' (apply logic '1', +15V, to edge-pin 13). Adjust the signal generator to give a maximum reading on the millivoltmeter and note the reading. Select AGC 'MED' (apply logic '1' to edgepin 12) and AGC 'LONG' (absence of a logic 'l' on pins 12 and 13 gives AGC long), and check that the reading is unchanged. Select AGC 'SHORT' and increase the signal generator output by 10dB. Adjust R112 to give a reading on the millivoltmeter ldB higher than the first reading noted for AGC 'SHORT'. Increase signal generator output by a further 60dB and note the rise in millivoltmeter reading from the first reading noted. (should not be more than 3dB). Connect a 100uA FSD meter to edge-pins 16 (RF METER) and 1 (0V) and check that the meter reading is 70 to 85uA. Decrease the signal generator output by 30dB and check that the meter reading is 40 to 50uA. Select mode 'LSB' and check that the meter indication drops to '0'. Adjust the signal generator for maximum reading on the millivoltmeter (40 to 50uA on RF meter). Select mode 'USB' and check that the RF meter drops to '0'. Connect a 0-12V variable d.c. supply to edge-pin 18 (simulates LOCAL RF/IF GAIN Control) and a logic 'l' level (+15V) to edge-pin 10 (LOCAL). Slowly adjust the supply from OV to 12V noting that the RF meter indication follows the operation of the control to full scale deflection of the meter. Reset the variable supply to $\mathtt{OV}$ and repeat for REMOTE RF/IF (0-12V variable supply to REMOTE RF/IF edgepin 19, and logic 'l' (+15V) to pin 15). Adjust the signal generator for maximum indication on the millivoltmeter. Select 'MUTE ON' by removing the logic 'l' on edge-pin lla and check that the RF meter indicates FSD and the millivoltmeter reading drops. Select 'MUTE OFF'. Decrease signal generator output by 40dB (back to threshold). Select AGC 'LONG' (absence of logic 'l' on pins 12 and 13 gives AGC LONG) and check that the meter reading is '0'. Increase the signal generator output by 40dB. Disconnect the output from the signal generator and check that the time taken for the meter to drop to 0.5 FSD is approximately 10 seconds. ect AGC 'MED' (logic 'l' on edge-pin 12) and reconnect the signal generator output. Disconnect the output and check that the meter drops to 0.5 FSD in approximately 2 seconds. Select AGC 'SHORT' (logic '1' on edgepin 13) and reconnect the signal generator output. Disconnect the output and check that the meter drops to 0.5 FSD immediately (0.2 sec). 3.5 The module should be inspected to ensure that no damage has been caused during testing. # 4. <u>COMPONENT LISTS</u> Main Assembly (630/1/32984) Panel Electronic Circuit (419/1/18013) | Circuit Ref | • Description and Tolerance | Manufacturer and Re | Part No. | |----------------------------|-------------------------------------------------------------------------------------------------|-----------------------------------|------------------------------------| | | | | 1 - 410 1100 | | _ | Panel Printed Circuit | Plessey | 419/2/18014 | | _ | Mounting Pad | Jermyn T05-007N | 915/9/98768/000 | | - | Socket Semi-Conductor | Texas 14LDIL C931402 | 508/4/22096/002 | | C70 | Capacitor 33pF ± 5% 100V<br>Ceramic | Erie 812M-100 COG | 400/4/20672/010 | | C23,24,31, | Capacitor 68pF <u>+</u> 2.5% 30V | Suflex HSC 30 | 437/4/30011/009 | | 32,40,42 | | | | | C11,13 | Capacitor 100pF + 2.5% 30V | Suflex HSC 30 | 437/4/30011/011 | | C69 | Capacitor $180 \text{pF} + 2.5\% 30 \text{V}$ | Suflex HSC 30 | 437/4/30011/015 | | C12,14<br>C2,3 | Capacitor 430pF + 2.5% 30V | Suflex HSC 30 | 437/4/30011/097 | | C1 | Capacitor $1000 \text{pF} + 10\% 400 \text{V}$<br>Capacitor $0.01 \text{uF} + 5\% 400 \text{V}$ | 1 | 435/4/90820/015 | | C4-10,16,18, | Capacitor 0.01uF + 5% 400V | Siemens B32510 | 435/4/90820/021 | | 61 | dapactroi 0.1ur <u>+</u> 5% 100V | Siemens B32510 | 435/4/90820/014 | | C17,19-22, | Capacitor 0.luF <u>+</u> 5% 100V | Siemens B32560 | 435/4/90317/014 | | 25-29,33-<br>36,38,39, | | | | | 41,43,44, | | | | | 46-52,54, | | | | | 65,66 | | | | | C64,67 | Capacitor 0.33pF + 5% 100V | Siemens B32560 | 435/4/90317/018 | | C37 | Capacitor 0.47uF + 5% 100V | Siemens B32560 | 435/4/90317/018 | | C53,55,60, | Capacitor 10uF <u>+</u> 20% 35V | ITT TAG | 402/4/57057/006 | | 62,63 | _ | | , -, 5, 65, 7, 666 | | C57-59 | Capacitor 22uF <u>+</u> 20% 35V | ITT TAG Sex IMEmor OTT | 402/4/55748/015 | | C15 | Capacitor Variable 2-9pF | Mullard 80909002 | 401/4/32189/002 | | L1,6,11,15,<br>18,27 | Inductor 22uH <u>+</u> 10% | Sigma SC10 | 406/4/31749/002 | | L10,14,17,20 | | Sigma SC10 | 406/4/31749/009 | | L4,5 | Inductor 150uH + 10% | Sigma SC10 | 406/4/31741/003 | | L2,7-9,12, | Inductor 220uH + 10% | Sigma SC10 | 406/4/31749/006 | | 13,16,19 | | | | | IC1,2,9,10 | Integrated Circuit | Plessey SL612C | 445/4/02387 | | IC3 | Integrated Circuit | Motorola MC4011 CP | 445/4/02383/011 | | IC4,8 | Integrated Circuit | Motorola MC4071 CP | 445/4/02383/071 | | IC6 | Integrated Circuit | Motorola RCA3140 E8 | 445/4/03072/004 | | IC7 | Integrated Circuit Integrated Circuit | Fairchild NA7812 UC | 445/9/03051/004 | | IC11 | Integrated Circuit | Fairchild NA7806 UC | 445/9/03051/002 | | <b>1</b> | Resistor 22R + 2% | Motorola MC4066 CP Electrosil TR4 | 445/4/02383/066 | | R10 | Resistor 51R + 2% | Electrosil TR4 | 403/4/05521/220<br>403/4/05521/510 | | | Resistor 56R + 2% | Electrosil TR4 | 403/4/05521/560 | | R2,5 | Resistor 100R + 2% | Electrosil TR4 | 403/4/05522/100 | | R25,33,46, | Resistor 180R $\pm$ 2% | Electrosil TR4 | 403/4/05522/180 | | 55,121-124<br>R3,18,31,42, | Resistor 270R + 2% | Electrosil TR4 | 403/4/05522/270 | | 50 | _ | | 1.5, 1, 03322, 210 | | R93 | Resistor 390R <u>+</u> 2% | Electrosil TR4 | 403/4/05522/390 | | | Resistor $470R \pm 2\%$ | Electrosil TR4 | 403/4/05522/470 | | 32-34,39, | | | 1 | | 43,51,53, | | | | | 128 | | | | | 1 | 1 | | | # Panel Electronic Circuit (Cont'd) | Circuit Ref. | Description and Tolerance | Manufacturer and Pof | Part No. | |----------------|-----------------------------------------------|------------------------|---------------------------------------| | Officult Ref. | bescription and lorerance | Handracturer and ker | Part No. | | R94 | Resistor 560R + 2% | Electrosil TR4 | 403/4/05522/560 | | R109 | Resistor 680R + 2% | Electrosil TR4 | 403/4/05522/680 | | R11,80,108 | Resistor 820R + 2% | Electrosil TR4 | 403/4/05522/100 | | R4,13-17,23, | Resistor $1k + \frac{1}{2}$ % | Electrosil TR4 | 403/4/05523/100 | | 30,41,49,59- | 1 1 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 | Liectiosii ika | 1 403/4/03323/100 | | 64,87,113, | | | | | 120 | | | | | R1,89,91,95 | Resistor 2.2k + 2% | Electrosil TR4 | 403/4/05523/220 | | R103 | Resistor 3.3k + 2% | Electrosil TR4 | 403/4/05523/330 | | R98 | Resistor 3.9k + 2% | Electrosil TR4 | | | R83-85,106 | Resistor 4.7k + 2% | Electrosil TR4 | 403/4/05523/390 | | R97 | Resistor 5.6k + 2% | l' | 403/4/05523/470 | | R6 | Resistor $6.8k + 2\%$ | Electrosil TR4 | 403/4/05523/560 | | R90,110 | Resistor 8.2k $\pm$ 2% | Electrosil TR4 | 403/4/05523/680 | | R45,86,88,101, | | Electrosil TR4 | 403/4/05523/820 | | 104,107,129, | Resistor for ± 2% | Electrosil TR4 | 403/4/05524/100 | | 130 | | | | | R111 | Dociotor 151 1 2% | F1 11 mp/ | 100111055011050 | | R111 | Resistor 15k <u>+</u> 2%<br>Resistor 18k + 2% | Electrosil TR4 | 403/4/05524/150 | | R100 | | Electrosil TR4 | 403/4/05524/180 | | R27-29,35,36, | Resistor 82k <u>+</u> 2% | Electrosil TR4 | 403/4/05524/820 | | 44,52,65-71, | Resistor 100k <u>+</u> 2% | Electrosil TR4 | 403/4/05525/100 | | | | | | | 102,105, | | | | | 114-119, | | | | | 125(Oman). | D | | | | R125 (not | Resistor $1M + 5\%$ | Allen Bradley CB | 403/4/04631/003 | | Oman). | | | | | R92 | Resistor 120k + 2% | Electrosil TR4 | 403/4/05525/120 | | R82 | Resistor $270k + 2\%$ | Electrosil TR4 | 403/4/05525/270 | | R99 | Resistor $470k + 2\%$ | Electrosil TR4 | 403/4/05525/470 | | R112 | Resistor Variable 4.7k | Allen Bradley Type 90H | 404/9/05047/004 | | R8 | Resistor Variable 10k<br>+ 20% | Plessey | 404/9/05047/005 | | D2 | Diode Zener 3.3V | Mullard BZY88C3V3 | 415/4/02792/003 | | D1,4-31 | Diode | Texas 1N4148 | 415/4/05720 | | TR1,4-23,26, | Transistor | Mullard BC107 | 417/4/01777 | | 32-39 | 1101010101 | liditate bolo/ | 71/14/01/// | | TR30,31,40-42 | Transistor | Mullard BC177 | 417/4/01859 | | TR2,3 | Transistor | Texas 2N3866 | 417/4/01039 | | XF1 | Filter Bandpass | ITT | 422/9/07786/005 | | XF2 | Filter Bandpass | ITT | , , , , , , , , , , , , , , , , , , , | | XF3 | <del>-</del> | ı | 422/9/07786/006 | | 111.5 | Filter Bandpass | ITT | 422/9/07786/002 | | | | | | # Connector Assembly (702/1/20093/001) | Circuit | | | | |----------|-----------------------------------|----------------------------------------------------|--------------------------------| | Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | | SKA<br>- | Socket Electrical R.F. Cable R.F. | Belling Lee L1465/K/BS<br>Suhner R.G. 174/U 110 mm | 508/4/22059<br>998/4/70537/001 | # Connector Assembly (702/1/20093/002) | Circuit<br>Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | |-----------------|-----------------------------------|--------------------------|-----------------| | SKF | Socket Electrical R.F. Cable R.F. | Belling Lee L1465/K/BS | 508/4/22059 | | - | | Suhner R.G. 174/U 150 mm | 998/4/70537/001 | # Connector Assembly (702/1/20093/006) | Circuit<br>Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | |-----------------|-----------------------------------|--------------------------|-----------------| | SKD | Socket Electrical R.F. Cable R.F. | Belling Lee L1465/K/BS | 508/4/22059 | | - | | Suhner R.G. 174/U 230 mm | 998/4/70537/001 | # Connector Assembly (702/1/20093/007) | Circuit<br>Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | |-----------------|-----------------------------------|--------------------------|-----------------| | SK.C | Socket Electrical R.F. Cable R.F. | Belling Lee L1465/K/BS | 508/4/22059 | | - | | Suhner R.G. 174/U 290 mm | 998/4/70537/001 | # Connector Assembly (702/1/20093/008) | Circuit<br>Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | |-----------------|-------------------------------------------------------------------|--------------------------|-----------------| | SKE | Socket Electrical R.F. Cable R.F. Screening Cover Screening Cover | Belling Lee L1465/K/BS | 508/4/22059 | | - | | Suhner R.G. 174/U 350 mm | 998/4/70537/001 | | - | | Plessey | 630/2/33037/003 | | - | | Plessey | 630/2/33037/004 | Module 4 : 2nd IF amplifier, A.G.C. circuits and IF circuit diagram Fig 2 Module 4 panel - component layout ## CHAPTER 5 # MODULE 5 DETECTORS AND OUTPUT AMPLIFIERS | | CONTENTS | | |--------------|-----------------------------------|------| | Para. | | Page | | 1. | FUNCTIONAL DESCRIPTION | 5-3 | | 2. | CIRCUIT DESCRIPTION | 5-4 | | 2.1 | Detectors | 5-4 | | 2.2 | Switching Logic | 5-4 | | 2.3 | Switching | 5-5 | | 2.4 | Output Amplifiers | 5-6 | | 2.5 | Muting | 5-7 | | | Appendix 1. Active Filters | 5-7 | | 3. | TEST DATA | 5-9 | | 3.1 | General | 5-9 | | 3.2 | Test Equipment | 5-9 | | 3.3 | Power Supplies | 5-9 | | 3.4 | Alignment and Functional Tests | 5-9 | | 4. | COMPONENT LISTS | 5-12 | | | TABLES | | | <u>Table</u> | TABLLO | Page | | 1. | Module 5 Switching Logic | 5-5 | | 2. | Input Connections to ICl | 5-5 | | | TI I UCTDATIONS | | | Fig. | ILLUSTRATIONS | Page | | (a) | Module 5 Functional Block Diagram | 5-3 | | (b) | Output Switching Action | 5-6 | | (c) | Simple 1st-order Low-pass Filter | 5-8 | | (d) | 2nd-order Low-pass Active Filter | 5-8 | | 1. | Module 5 Circuit Diagram | 5-15 | | 2. | Module 5 Component Layout | 5-17 | | | | | 5-1 July 81 PR2250G -Sect.4 #### MODULE 5 DETECTORS AND OUTPUT AMPLIFIERS #### 1. FUNCTIONAL DESCRIPTION 1.1 Module 5 contains the detector and output circuits of the receiver, together with the associated switching and control circuits. A block diagram can be seen in Figure (a). FIG (a) MODULE 5 FUNCTIONAL BLOCK DIAGRAM - The detection circuits consist of an envelope detector and three mixers. Two of the mixers function as produce detectors; these two share a common 1.4MHz+OFFSET local oscillator input. The third mixer receives a 1.5MHz local oscillator input. Three 1.4MHz IF input signals from Module 4 are applied to Module 5. In ISB mode, two are present simultaneously: in all other modes, only one is present at any given time. The applied input (or inputs, i.e. both sidebands on ISB) is always connected to the input of the third mixer. As this mixer receives a 1.5MHz local oscillator input, any signal input to Module 5 is continuously down-converted to 100kHz to produce the IF OUTPUT. - An amplitude-modulated input signal applied to the envelope detector produces an audio output; this is used in AM mode. An input signal applied to either product detector produces an output at whatever offset frequency has been set on the local oscillator; this is employed in all modes except AM. When working ISB, the incoming signal is split in Module 4: the upper sideband is fed to Mixer 1, while the lower sideband is fed to Mixer 2. - 1.4 Three output amplifiers and a meter amplifier are used in addition to that in the IF OUTPUT circuit already described. One provides the phones and speaker outputs. The second provides one LINE output. The third provides the second LINE output. The inputs to the three output amplifiers are connected as appropriate to the detector outputs by the switching logic, controlled from Module 10J. - 1.5 Except when working ISB, all detected signals are fed to all output amplifiers. When working ISB, one line amplifier receives USB and one receives LSB: the inputs to the meter amplifier and to the phones and speaker amplifier are then either LSB or USB as determined by the setting of the front-panel MONITOR toggle switch. ### 2. CIRCUIT DESCRIPTION ### 2.1 <u>Detectors</u> #### 2.1.1 Envelope Detector The AM input from SKA is applied to the inverting amplifier stage formed by TR2 and TR3. The amplifier has two negative feedback paths, D2-R11 for positive half-cycles, and D1-R10 for negative half-cycles. Neither conducts until the signal at TR3 collector is approximately 1.2V peak-to-peak. A small input signal therefore experiences open-loop gain amplification. When amplitude increases sufficiently to cause D1 and D2 to conduct, gain is set by R10/R11 and R4. The half-wave rectified output from D2-R11 junction forms the envelope output, and is fed via 1.4MHz rejector circuit L2-C10 and a second-order low-pass active filter (see Appendix 1) to output stage TR7. ### 2.1.2 Product Detectors IC2 and IC3 are each double balanced modulators which function similarly to ring modulators but without using transformers. The signal input is applied to pin 7 and the local oscillator input is applied to pin 3. Two in-phase outputs are produced, one from pin 5 and one from pin 6. The pin 6 output is via an open-emitter stage, and uses a lk ohm resistor between pin 6 and 0V as emitter load. A capacitor connected between pin 5 and 0V provides a degree of high-frequency roll-off. Internal decoupling is provided by capacity between pin 2 and 0V. Each product detector output is taken via an amplifier stage and level presetting control, and applied to a second-order low-pass active filter (see Appendix 1). The filter outputs are fed to the transfer gate switching described in paragraph 2.3.2. As the i.f. inputs are 1.4MHz, and the local oscillator frequency is 1.4MHz plus an offset determined in Module 6, the outputs are at offset frequency. # 2.1.3 100kHz Mixer and Output Circuit The $100 \rm kHz$ mixer circuit of ICl is identical with that of IC2 and IC3, except that local oscillator frequency is $1.5 \rm MHz$ . Output frequency is therefore $100 \rm kHz$ , selected by a passive band-pass filter circuit. The filtered $100 \rm kHz$ output is amplified by TR11, 12, 13, and 15 to produce two unbalanced 50 ohm outputs, on SKG and SKF. ### 2.2 Switching Logic The switching logic controls the signal input switching to ICl, and the output switching between the three detectors and the output amplifiers. Control is exercised by ten input lines, one (LS) from the USB/LSB MONITOR toggle switch on the front-panel and the remainder from the control logic in Module 10. The switching logic is made up from the elements contained in ICl4, ICl5, and ICl6. The action is shown in table 1 in terms of input '1' and '0' levels necessary to produce a logic '1' level on each output line. ī LS INPUTS LS L+I L F+C+U I+U+C+FAM+TAM M+RM SYNTH. MUTE 0 $\cap$ LS (MON. LSB) AND AND 1 1 L (LSB,P) 1 1 1 I (ISB) 1 OR 1 1 OR F (F) 1 1 1 OR OR OR C (CW) 1 1 1 OR OR OR OR U (USB) 1 1 1 OR AM (AM) 1 1 1 MUTE 0 AND REM. MUTE 0 TABLE 1 : SWITCHING LOGIC ### 2.3 Switching ### 2.3.1 Input Switching The inputs to the envelope detector (TR2 base), and the two product detectors (IC2 and IC3 pin 7) receive i.f. input signals directly from SKA, SKB, and SKD. These three input lines are also connected via transfer gates to a common point on R85, and from this common point via transfer gate IC11D to $100 \, \text{kHz}$ mixer IC1. IC11A conducts on AM+I logic output. IC11B conducts on I+U+C+F logic output. IC11C conducts on L logic output. IC11D conducts on M+RM logic output. Input connections to IC1 are therefore made as shown in table 2. TABLE 2: INPUT CONNECTIONS TO IC1 | MODE | CONDUCTING GATES | INPUT TO IC1 FROM: | |-------------------------|------------------------------------------------------------|----------------------------------| | LSB,P<br>ISB<br>F<br>CW | IC11C, IC11D IC11A, IC11B, IC11D IC11B, IC11D IC11B, IC11D | SKD<br>SKA and SKB<br>SKB<br>SKB | | USB AM MUTE (M+RM) | IC11B, IC11D IC11A, IC11D not IC11D | SKB<br>SKA<br>NONE | | | | | #### 2.3.2 Output Switching The outputs from the envelope detector and the two product detectors are switched by transfer gates to feed four amplifiers as shown in Figure (b), wherein the transfer gates are shown as switched. Alongside each is a 'flag' indicating the operating modes in which the various gates conduct under control of the switching logic. Each transfer gate is fed by a 0.1 capacitor to avoid switching clicks in the output. TIG (b) COTTOT SWITCHING ACTIC #### 2.3.3 The signal paths produced are as follows: - (1) LSB,: IC3 to all four outputs, irrespective of MONITOR switch P position. - (2) ISB: IC2 to IC5, and IC3 to IC6. Both IC7 and IC8 inputs controlled by MONITOR switch position. - (3) F : IC2 to all four outputs, irrespective of MONITOR switch position. - (4) CW : exactly as (3). - (5) USB: exactly as (3). - (6) AM : Envelope detector to all four outputs, irrespective of MONITOR switch position. ### 2.4 Output Amplifiers ### 2.4.1 Phones and Speaker Output The common output from transfer gates IC13A and IC13B is applied via emitter-follower TR16 to volume control stage IC4. The volume control integrated circuit consists of a differential amplifier fed by a current source. The current source is controlled by the input signal applied to pin 2, while the d.c. volume-controlling level is applied to pin 1. The output from pin 6 is therefore of whatever waveform is applied to pin 2, and controlled in amplitude by the d.c. level applied to pin 1. 2.4.2 The output from pin 6 of IC4 is capacitively coupled to pin 8 of IC power amplifier IC7. Pin 8 is the non-inverting input of the amplifier. The inverting input on pin 6 is internally connected to the output (pin 12) by a feedback resistor. Gain is therefore controlled by the values of C65 and R63, the amplifier being connected as a voltage follower. A 2 Watt output is produced in this application. C67 aids ripple rejection as part of the internal decoupling circuit. The CR circuit between pin 5, 12, and OV produces gain/frequency compensation. Pin 4 is a 'bootstrap' connection. ### 2.4.3 Line Amplifiers Both line amplifiers (IC5 and IC6) are identical. IC5 is fed via emitter-follower TR17 from the junction of transfer gates IC12A, IC12B and IC12C. IC6 is fed via emitter-follower TR18 from the junction of transfer gates IC12A and IC12D. In each IC, signal input is applied to pin 5, and output is taken from pin 1: the amplifier operates in class AB, producing a maximum output of 10mW. Pin 6 is an unused input, grounded via 1.5n. The capacitors between pins 3 and 4 and ground determine frequency response, in conjunction with the series CR circuit from pin 1 to ground. Gain is set by the voltage applied to pin 8 from a pre-set gain control potentiometer. ## 2.4.4 Meter Amplifier Meter amplifier IC8 is an integrated-circuit operational amplifier, and is fed directly from the junction of transfer gates IC13C and IC13D. In conjunction with TR14 it acts as a peak detector, producing a d.c. output level proportional to the amplitude of the input signal applied to IC8 pin 3. The device is essentially a voltage follower of unity gain, referred to +6V. The rectification occurs in TR14. Input swings falling below +6V produce collector current in TR14: input swings rising above +6V do not, as TR14 base is returned via R66 to +6V. ### 2.5 Muting Three muting inputs are applied to Module 5. The LINE MUTE input is applied to pin 7 of both IC5 and IC6: when set to '0' level, both amplifiers produce no output, i.e. both LINE OUTPUTS are controlled by the LINE MUTE input. If the SYNTHESISER MUTE input level becomes '1', the LS and LS outputs from the switching logic become '0'. Transfer gates IC13A, B, C, and D become non-conducting, removing inputs from IC4 and IC8; i.e. LOUD-SPEAKER, HEADPHONES, and AF METER outputs are controlled by the SYNTHE-SISER MUTE input. If either the MUTE or REMOTE MUTE input level becomes '1', the M+RM output from the switching logic becomes '0'. Transfer gate IC11D becomes non-conducting, removing the input from IC1; i.e.the 100kHz IF OUTPUT is controlled by the MUTE and REMOTE MUTE inputs. ### APPENDIX 1 - ACTIVE FILTERS Active filters consist of a number of resistive and capacitive passive elements working in conjunction with an amplifier. The circuit originated in the work of Sallen and Key, first published in 1954. The usual circuit has a second-order high-pass or low-pass characteristic; input impedance is high, and output impedance is low. Figure (c) shows a simple first-order low-pass RC filter followed by a non-inverting unity gain buffer stage. The characteristic is asymptotic to 'A' and 'B' Frequency fc is a function of the values of Rl and Cl. The output level at fc is 3dB below input level. FIG (c) SIMPLE 1ST-ORDER LOW-PASS FILTER If Rl in Figure (c) is split into two, and a further capacitor C2 is connected between the buffer output and the junction of the two parts of Rl, then we have the second-order active filter circuit shown in Figure (d). Theoretically, the amplifier should have infinite input impedance and zero output impedance. The feedback introduced by C2 produces a characteristic which is asymptotic to OdB and to a line of 12dB/octave slope. The shape of the curve (especially at frequencies near fc) is governed by the Q of the circuit, which can by any desired value up to about 1000. Typical characteristics are shown in Figure (d). A high-pass filter is produced by interchanging the positions of the resistive and capacitive elements in Figure (d). FIG (d) 2ND-ORDER LOW-PASS ACTIVE FILTER A further reference on the subject is 'Active Filters' (Girley and Good), Wireless World, January 1970. ### 3. TEST DATA ### 3.1 General The procedure outlined in the following paragraphs forms a complete test procedure and need not be used to locate individual faults. ### 3.2 Test Equipment The following items of test equipment are required: Signal generator 1, $1.4 \, \text{MHz}$ , $10 \, \text{mV}$ r.m.s. output into 50 ohms. Capable of Amplitude modulation. Signal Generator 2, 1.5MHz, 100mV output. Oscilloscope. Avometer. 50 ohm load (2 off) 50 ohm, 0.25 W resistors mounted across meeting plugs for module sockets. Distortion Factor Meter, type Marconi TF2331. 1k linear Potentiometer, 250 ohm 0.25 watt resistor for AUDIO VOLUME CONTROL. ### 3.3 Power Supplies Separate +15V and +9V DC power supplies are required. #### 3.4 Alignment and Functional Tests 3.4.1 Connect OV to edge-pin 2, the +15V supply to edge-pin 22 and +9V supply to edge-pin 20. Check the current consumption of the supplies as follows: +15V : 200 ± 30mA +9V : 80 ± 20mA Using the Avometer check the d.c. voltage level at IC10 pin 2 (12 $\pm$ 0.6V) and at IC9 pin 2 (6 $\pm$ 0.3V). # 3.4.2 100kHz Line Output Select the 'AM' mode by applying a logic '1' to edge-pin 11, and connect the 1k potentiometer and 250 ohm resistor to the +15V supply (pin 22) to give a 0 to 12V variable supply to edge-pin 4 (Audio volume control). Set the volume control to minimum. Connect the signal generator set to $1.5 \mathrm{MHz}~100 \mathrm{mV}$ output, to SKTE. Connect signal generator (1) set to $1.4 \mathrm{MHz}~10 \mathrm{mV}$ output, to SKTA. Connect the two 50 ohm load resistors to SKT's F and G and the oscilloscope across pins 12 and 11 (SKTF). Adjust R42 to give a $300 \mathrm{mV}$ peak to peak $100 \mathrm{kHz}$ signal on the oscilloscope and check that the waveform is sinusoidal. Connect the oscilloscope across pins 13 and 14 (14 to 0V) SKTG and check that the signal displayed is $300 \pm 30 \mathrm{mV}$ peak-to-peak, sinusoidal. Select in turn modes CW, USB, LSB, LSB and F by applying a logic 1 to the appropriate edge-pins. A 100kHz signal should be present on ISB and absent in all other modes. Select AM mode and check that a waveform is present. Set, in turn, 'MUTE' and 'REMOTE MUTE' (logic 1 on pins 12 and 13) to the 'ON' position and check that the signal disappears in both cases. Reset both MUTES to the 'OFF' position. Connect the signal generator output to SKTB. Select each mode in turn and check the waveform is present on modes CW, USB and F only. Connect the signal generator output to SKTD. Select each mode in turn and check that the waveform is present in mode 'LSB' only. #### 3.4.3 Envelope Detector Select 'AM' mode by applying a logic 'l' to edge-pin 11, and connect the Distortion Factor Meter (DFM), set to 600 ohms, to line output 1, pins S and T. Set the signal generator to 1.4MHz 10mV r.m.s., 30% modulation at lkHz and connect to SKTA. Set the 'AUDIO VOLUME' control fully clockwise. Set R68 and R69 fully clockwise and adjust R28 to give +10dBm on line output 1. Connect the DFM to line output 2, pins E and D and ensure that the output is $\pm 10dBm \pm 0.5dB$ . Select all modes in turn (logic 'l' on appropriate pins) and ensure that a line output is present on 'AM' mode only. Readjust R68 and R69 to give their respective lines of 0 $\pm$ 0.2dBm. Connect a microammeter to edge-pin 7 (AF METER) and check that the reading is 27 to 34uA. #### 3.4.4 CW/USB Product Detector Set the signal generator to 1.399MHz 10mV r.m.s. (no modulation) and connect to SKTB. Set the second signal generator to 1.4MHz 100mV r.m.s. (reinserted carrier) and connect the SKTC. Select the CW mode by applying a logic 'l' to edge-pin 17. Connect the DFM set to 600 ohms to line output 1 pins S and T and the oscilloscope between edge-pin 5 and 0V. Adjust R22 to give a reading on the DFM of $0 \pm 2dBm$ . Measure the 1kHz waveform amplitude on the oscilloscope and check that the amplitude is not less than 7V peak to peak and that the waveform is sinusoidal. Select all modes in turn (logic 'l' on appropriate pins) and ensure the oscilloscope waveform is present only on CW, F, USB and ISB. Set the volume control for 7V peak to peak, select ISB and ensure that the waveform amplitude is $7V \pm 0.5V$ peak to peak. #### 3.4.5 LSB Product Detector Connect signal generator to SKTD(LSB INPUT) and select mode LSB by applying a logic '1' (+12V) to edge-pin 15. Connect the DFM to line output 2 pins E and D and adjust R24 to give a reading on the DFM of $0 \pm 0.2$ dBm. Select all modes in turn and check that the oscilloscope waveform is only present on LSB and ISB. #### 3.4.6 Audio Power Stage Select mode ISB (logic '1' to edge-pin 14) and connect the oscilloscope between edge connector 5 and 0V. Adjust the lk audio volume control, connected to edge-pin 4, for a reading on the oscilloscope of 7V peak to peak. Connect the oscilloscope between edge connector 8 and 0V and check that the waveform displayed is $5.65V \pm 0.5V$ peak to peak. Reconnect the oscilloscope between pin 5 and 0V. Set the lk audio volume control fully counterclockwise and check for a reading of between 20 and 50mV peak to peak. Adjust R55 as necessary to obtain this reading. Set the audio volume control to approximately half way. Select USB mode (logic 'l' on edge-pin 16) and check that the waveform disappears. Connect a signal generator to SKTB (CW, F, USB INPUT) and check that the waveform reappears. Select LSB mode and check that the waveform disappears. 3.5 The modules should be inspected to ensure that no damage has been caused during testing. # 4. COMPONENT LISTS Main Assembly (630/1/32985) Panel Electronic Circuit (419/1/18015) | Circuit<br>Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | |-------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | -<br>-<br>-<br>C10<br>C23,55,56 | Panel Printed Circuit Socket Semi-Conductor Socket Semi-Conductor Lead Assembly Capacitor 82pF + 2.5% 30V Capacitor 100pF + 2.5% 30V | Plessey Texas 8L DIL C930802 Texas 14L DILC931402 Plessey Suflex HSC 30 Suflex HSC 30 | 419/2/18016<br>508/4/22096/001<br>508/4/22096/002<br>400/4/20672/010<br>437/4/30011/024<br>437/4/30011/011 | | C54,57,71<br>C22,32,33, | | Siemens B32560<br>Siemens B32560 | 435/4/90317/023<br>435/4/90317/024 | | C51,52<br>C19,30,31<br>C24,25,72<br>C1,2,4-8,<br>11-17,26,<br>37-39,44,<br>45,62,66,<br>77,80,81,<br>84,85,87-<br>92 | Capacitor 10nF + 5% 400V<br>Capacitor 100nF + 5% 250V | Siemens B32560<br>Siemens B32560<br>Siemens B32560<br>Siemens B32560 | 435/4/90317/025<br>435/4/90317/027<br>435/4/90317/029<br>435/4/90317/014 | | C63<br>C9,34<br>C76<br>C27-29,41,<br>43,53,58, | | Siemens B32560<br>ITT TAG<br>Suflex HSC 30<br>ITT TAG | 435/4/90317/017<br>402/4/57057/002<br>437/4/30011/028<br>402/4/57057/008 | | 75<br>C82<br>C35,36<br>C18,20,21,<br>61,83 | Capacitor 22uF <u>+</u> 20% 16V<br>Capacitor 3900pF <u>+</u> 2.5% 30V<br>Capacitor 47uF <u>+</u> 20% 16V | ITT TAG<br>Suflex HSC 30<br>ITT TAG | 402/4/57057/009<br>437/4/30011/080<br>402/4/57057/011 | | C47,49,62, | Capacitor 100uF <u>+</u> 20% 16V | ITT TAP in interned city | 402/4/55746/019 | | C64<br>C70<br>C59,60,65, | Capacitor 68uF <u>+</u> 20% 25V<br>Capacitor 15nF <u>+</u> 5% 400V<br>Capacitor 220uF <u>+</u> 20% 16V | ITT TAP Date (Files of The ITT TAP Date (Files of The ITT) | 402/4/55747/018<br>435/4/90317/030<br>402/4/55746/021 | | L1<br>L2<br>IC14<br>IC11,12,13<br>IC15<br>IC16<br>IC9<br>IC10<br>IC5,6<br>IC1,2,3<br>IC4<br>IC8<br>IC7<br>R92,93<br>R52,53,65 | Inductor 22uH ± 10% Inductor 150uH ± 10% Integrated Circuit Resistor 180R ± 2% Resistor 10R ± 2% | Sigma SC10 Sigma SC10 Motorola MC14001CP Motorola MC14006CP Motorola MC14071CP Motorola MC14075CP Motorola MC7806CT Motorola MC7812CT Plessey SL630C Plessey SL640C RCA CA3053 RCA CA3130E TBA 8105 Electrosil TR4 Electrosil TR4 | 406/4/31749/002<br>406/4/31749/003<br>445/4/02383/001<br>445/4/02383/071<br>445/4/02383/075<br>445/4/02383/075<br>445/9/03051/002<br>445/4/03051/004<br>445/4/02386<br>445/4/03058<br>445/4/03058<br>445/4/03057<br>403/4/05522/180<br>403/4/05521/100 | # Panel Electronic Circuit (Cont'd) | Circuit | | T | | |---------------|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------| | Ref. | Description and Wales | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | | Wer. | Description and Tolerance | Manufacturer and Ref. | Part No. | | R57,58 | Resistor 15R + 2% | | | | R4,46,47 | · | Electrosil TR4 | 403/4/05521/150 | | R12,13 | Resistor $47R + 2\%$<br>Resistor $56R + 2\%$ | Electrosil TR4 | 403/4/05521/470 | | R67 | | Electrosil TR4 | 403/4/05521/560 | | R6,59,63,64 | Resistor 82R + 2% | Electrosil TR4 | 403/4/05521/820 | | R8 | | Electrosil TR4 | 403/4/05522/100 | | R9,21,23 | Resistor 270R + 2% | Electrosil TR4 | 403/4/05522/270 | | | Resistor 330R + 2% | Electrosil TR4 | 403/4/05522/330 | | R44,45 | Resistor 390R + 2% | Electrosil TR4 | 403/4/05522/390 | | R10,11<br>R60 | Resistor 470R + 2% | Electrosil TR4 | 403/4/05522/470 | | | Resistor 820R + 2% | Electrosil TR4 | 403/4/05522/820 | | K1,3,18-20, | Resistor $1k + \overline{2}\%$ | Electrosil TR4 | 403/4/05523/100 | | 25,26,36, | | | | | 37,39,77- | | | | | 84,91,94, | | | | | 95 | | | | | R56 | Resistor 1.2k <u>+</u> 2% | Electrosil TR4 | 403/4/05523/120 | | R88,89 | Resistor 1.5k $\pm$ 2% | Electrosil TR4 | 403/4/05523/150 | | R7 | Resistor 1.8k + 2% | Electrosil TR4 | 403/4/05523/180 | | R5 | Resistor $3.3k + 2\%$ | Electrosil TR4 | 403/4/05523/330 | | R43,51,90 | Resistor $4.7k + 2\%$ | Electrosil TR4 | 403/4/05523/470 | | R17,40,41, | Resistor $5.6k + 2\%$ | Electrosil TR4 | 403/4/05523/560 | | 48,49 | _ | | 403/4/03323/300 | | R15,16,31- | Resistor 15k + 2% | Electrosil TR4 | 403/4/05524/150 | | 34 | <del>-</del> | THE STATE OF S | 403/4/03324/130 | | R14,29,30 | Resistor 18k + 2% | Electrosil TR4 | 403/4/05524/180 | | R62 | Resistor $22k + 2\%$ | Electrosil TR4 | 403/4/05524/220 | | R50 | Resistor $33k + 2\%$ | Electrosil TR4 | 403/4/05524/220 | | R2,61,68- | Resistor 100k + 2% | Electrosil TR4 | | | 76,85,96- | | -1ccclosii ik | 403/4/05525/100 | | 98 | | | | | R54 | Resistor 120R + 2% | Electrosil TR4 | 403///05500/300 | | R27 | Resistor 560R + 2% | Electrosil TR4 | 403/4/05522/120 | | R66 | Resistor $3.9k + 2\%$ | Electrosil TR4 | 403/4/05522/560 | | R22,24,28, | Resistor Variable lk + 20% | Allon Prodlem Trans COM | 403/4/05523/390 | | 42 | - Zon | Aften Bradley Type 90H | 404/9/0504//003 | | R55 | Resistor Variable 100k + | Allon Presser management | 10/10/12/2015 | | | 20% | Allen Bradley Type 90H | 404/9/05047/009 | | D1,2 | Diode | II 1 | | | ,- | Diode | Hewlett Packard | 415/9/98532 | | D3,4 | Diode | HP5082-2800 | | | D5,4 | Diode | Mullard OA90 | 415/9/98090 | | T1,2 | | Texas 1N4148 | 415/4/05720 | | | Transformer | | 406/9/29690 | | TR2,3,7,8, | Transistor | Mullard BC107 | 417/4/01777 | | 9,11,13,15 | Thomas day | | | | TR4,16-18 | Transistor | Mullard BC109 | 417/4/01111804756 | | TR5,6,12,14 | ransistor | Mullard BC177 | 417/4/01859 | | | | | | # Connector Assembly (720/1/20093/002) | Circuit<br>Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | |-----------------|-----------------------------------|-------------------------|-----------------| | SKC | Socket Electrical R.F. Cable R.F. | Belling Lee L1465/K/BS | 508/4/22059 | | - | | Suhner R.G. 174/U 150mm | 998/4/70537/001 | # Connector Assembly (720/1/20093/003) | Circuit<br>Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | |-----------------|---------------------------|-------------------------|-----------------| | SKA,B, | Socket Electrical R.F. | Belling Lee L1465/K/BS | 508/4/22059 | | D, E | Cable R.F. | Suhner R.G. 174/U 170mm | 998/4/70537/001 | # Connector Assembly (702/1/20093/005) | Circuit<br>Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | |-----------------|--------------------------------------------------------------|-------------------------|-----------------| | SKF,G | Socket Electrical R.F. Cable R.F. Resistor Variable lk + 20% | Belling Lee L1465/K/BS | 508/4/22059 | | - | | Suhner R.G. 174/U 210mm | 998/4/70537/001 | | R68,69 | | Plessey Type L Mk5 | 404/4/07647/001 | Fig. 1 Module 5-detectors and output amplifiers circuit diagram Fig 2 Module 5 panel - component layout # CHAPTER 6 # MODULE 6 BFO # CONTENTS | Para. | | Page | |---------|--------------------------------|---------| | 1. | BASIC DESCRIPTION | 6-3 | | 2. | FUNCTIONAL DESCRIPTION | 6-3 | | 2.1 | General | 6-3 | | 2.2 | Oscillator 1 | 6-3 | | 2.3 | Oscillator 2 | 6-4 | | 2.4 | Oscillator 3 | 6-4 | | 2.5 | Switching | 6-5 | | 2.6 | Meter Outputs | 6-5 | | 3. | CIRCUIT DESCRIPTION | 6-5 | | 3.1 | Phase-Lock Loops | 6-5 | | 3.5 | Oscillator 1 | 66 | | 3.7 | Oscillator 2 | 6-6 | | 3.12 | Oscillator 3 | 6-7 | | 3.15 | Variable Divider | 6-8 | | 3.16 | Circuit | 6-9 | | 3.17 | Switching | 6-9 | | 4. | TEST DATA | 6-10 | | 4.1 | General | 6-10 | | 4.2 | Test Equipment | 6-10 | | 4.3 | Power Supplies | 6-11 | | 4.4 | Alignment and Functional Tests | 6-11 | | 5. | COMPONENT LISTS | 6-13 | | | MADY EG | | | Table | TABLES | | | 1. | Switch Settings | 6-4 | | 2. | Switching Control | 6-10 | | July 81 | 6-1 | PR2250G | 6-1 Sect.4 July 81 # ILLUSTRATIONS | Fig. | | Pag | |------|-----------------------------------|--------------| | (a) | Module 6 Basic Block Diagram | 6-3 | | (b) | Basic 14046 Phase-Lock Loop | 6-5 | | (c) | Oscillator 1 | 6-6 | | (d) | Basic Circuit | 6-8 | | (e) | Variable BFO Control | 6-1 | | 1. | Module 6 Functional Block Diagram | 6-1 | | 2. | Module 6 Circuit Diagram | 6-1 | | 3. | Module 6 Component Layout | 6-2 | | | APPENDICES | | | | ALL ENDICES | Pag | | | Integrated Circuit Definitions | 6 <b>-</b> A | #### 1. BASIC DESCRIPTION 1.1 Module 6 contains the oscill- ators and associated control circuits which produce the 1.5MHz and 1.4MHz inputs to the detector circuits in Module 5. The essentials of Module 6 can be seen in Figure (a). FIG (a) MODULE 6 BASIC BLOCK DIAGRAM Oscillator 1 and Oscillator 2 provide the two outputs from Module 6. Oscillator 1 is permanently phase-locked to the 1MHz reference input. Oscillator 2 can be phase-locked to the 1MHz input, the 1.4MHz carrier input, or the output from Oscillator 3. Oscillator 3 can be locked to the 1MHz reference input (in which case its frequency can be set in 100Hz steps by the OFFSET switches) or controlled directly by the variable d.c. BFO input from the front-panel BFO control. #### 2. FUNCTIONAL DESCRIPTION #### 2.1 General This description is intended to be read in conjunction with the Functional Block Diagram shown in Figure 1. Component references given in Figure 1 allow it to be related to the full circuit diagram used in the circuit description. #### 2.2 Oscillator 1 Oscillator l is controlled in frequency by the output from a phase detector receiving two 50kHz inputs. One is the oscillator output taken via a division ratio of 30 and the other is the lMHz reference input taken via a division ratio of 20. The l.5MHz output from Oscillator l is therefore phase-locked to the lMHz reference input. ### 2.3 Oscillator 2 Oscillator 2 is controlled in frequency by a selected phase detector, either ICl1 or ICl3. When controlled by ICl3, it is phase-locked to the 1.4MHz CARRIER input. When controlled by ICl1, the output from Oscillator 2 is fed back at 100kHz via mixer ICl7: control is exercised either by 1MHz reference input via a division ratio of 10 or by the output from Oscillator 3. #### 2.4 Oscillator 3 - 2.4.1 Oscillator 3 is controlled in frequency either by the output from phase detector IC5 or by the variable d.c. BFO control input. When controlled by the output from IC5, it is phase-locked to the lMHz reference input taken via a division ratio of 10,000. The oscillator output is applied to the phase detector via a division ratio which can be set by switches. As the reference input (1MHz 10,000) is 100Hz, Oscillator 3 will lock at whatever frequency produces a 100Hz output from the variable (-n) divider. The offset frequency produced in this way can be set in 100Hz steps above and below the nominal 100kHz frequency of Oscillator 3. Whe directly controlled by the BFO control input, Oscillator 3 does not form part of a phase-lock loop. - 2.4.2 To set the offset switches inside the module, subtract the required offset in hundreds of Hz from 1000, and convert the answer to binary. Set the switches to this binary number, the ON position of a switch representing 'l'. Example: Required offset is 1500Hz 1000 - 15 = 985 985 = 1111011001 this has only ten digits, so add '0's to bring to $12\ \mathrm{digits}$ . 001111011001 The binary number is 12 digits, LSB on the right. The switches have toggles which are visible through their top hinged covers when ON. Switch setting are given in Table 1. TABLE 1 : SWITCH SETTINGS | DIGIT | SWITCH | BINARY VALUE | EXAMPLE 1500Hz | |---------------------------------|-------------------------------------------------|-----------------------------------------------------|--------------------------------------| | 12 LSB<br>11<br>10<br>9 | (1<br>S10 (3<br>(4<br>(2 | 1<br>2<br>4<br>8 | 1<br>0<br>0<br>1 | | 8<br>7<br>6<br>5<br>4<br>3<br>2 | (6<br>(7<br>(8<br>S9 (5<br>(2<br>(3<br>(4<br>(1 | 16<br>32<br>64<br>128<br>256<br>512<br>1024<br>2048 | 1<br>0<br>1<br>1<br>1<br>1<br>0<br>0 | #### 2.5 Switching The switching which sets up the desired phase-lock loop arrangement is controlled by front-panel settings which produce logic level control inputs to Module 6. These control inputs operate a number of transfer gates and one switching transistor according to the table given in Figure 1. #### 2.6 Meter Outputs The output from phase detector ICl3 is taken to provide two monitor ZERO BEAT outputs, both of which indicate phase-locking of Oscillator 2 to the $1.4 \, \mathrm{MHz}$ CARRIER input. # 3. <u>CIRCUIT DESCRIPTION</u> ## 3.1 Phase-Lock Loops All three oscillators in Module 6 are controlled in frequency by phase-lock loops employing 4046 Integrated Circuits as phase detectors controlling oscillator frequency by means of varactor diodes. The capacity of the varactor diodes decreases as control voltage increases; oscillator frequency therefore increases with an increase in control voltage. The control voltage is produced at the output of the 4046 phase-detector. - Only part of the circuitry contained in a 4046 is used in this application. Two input signals of equal frequency are applied, one to pin 3 and one to pin 14. If both are exactly in phase, the output from pin 13 is 'open-circuit'. If the input to pin 14 increases in frequency, positive pulses from pin 13 rise. If the input to pin 3 increases in frequency, the positive pulses from pin 13 fall. - 3.3 To produce a phase-lock loop, the 4046 IC is connected as shown in Figure (b). Divider circuits may be used in either or both 4046 input lines, depending on the frequencies of the reference input and the oscillator. FIG (b) BASIC 14046 PHASE-LOCK LOOP 3.4 If the oscillator frequency increases relative to the reference frequency, the voltage at pin 13 of the 4046 falls; this decreases oscillator frequency. Similarly, if oscillator frequency decreases, the voltage at pin 13 rises to increase frequency. The oscillator frequency is therefore locked to the reference input frequency. If a variable reference frequency is applied, the oscillator will follow its variations. #### 3.5 Oscillator 1 Oscillator 1 is of the basic form shown in Figure (c); frequency control is exercised by varactor diode D5. The oscillator output is taken from TR8 base via paraphase amplifier TR9 to two output stages, TR10 and TR11. Nominal frequency of oscillation is 1.5MHz, the exact frequency being determined by the positive potential at pin 13 of IC14 applied to D5 via low-pass filter R66, R67, C32. R68 provides a high series impedance between the filter and the oscillator tuned circuit. 3.6 The reference input to pin 14 of IC14 is derived from the 1MHz INPUT applied to SKF. The output from buffer stage TR14 is divided by ten in IC19 (pin 1 input, pin 6 output) and further divided by two in IC16B, producing a 50kHz square-wave input to IC14 pin 14. The 1.5MHz output from TR11 collector is divided by two in IC16A and further divided by fifteen in IC15 pin 6 input, pin 1 output, producing a 50kHz square-wave input to IC14 pin 3. Both inputs to IC14 are in phase when the loop is locked: the oscillator output frequency is then 1.5000MHz. FIG (c) OSCILLATOR 1 ## 3.7 Oscillator 2 Oscillator 2 is the same circuit as that of Oscillator 1; TR4 is the oscillator, controlled by D4. TR5, 6, and 7 are the amplifier stages. The output from TR6 collector to SKA can be switched off or on as requisite by the logic level applied to pin 13 of transfer gate IC12A, controlling transfer gate IC12B connected between TR6 collector and SKA. The nominal frequency of oscillation of Oscillator 2 is 1.4MHz, the exact frequency being determined by the positive potential at the junction of pin 9 of IC12C with pin 10 of IC12D. IC12C, when conducting, connects D4 to the output from phase detector IC13: IC12D, when conducting, connects D4 to the output from phase detector IC11. Oscillator 2 can therefore be controlled by either IC11 or IC13, each of which must receive an input from Oscillator 2. 3.8 The two inputs to phase detector ICl3 are pin 14 and pin 9: the output is taken from pin 8. ICl3 is (in this application) similar in action to the 4046 IC described in paragraph 3.2, except that it contains a limiter on the input applied to pin 14. The output contains ripple at the input frequency, which is removed by C29. - 3.9 When transfer gate IC12C is conducting, Oscillator 2 and IC13 form a phase-lock loop which is locked to the 1.4MHz CARRIER input applied to SKE. SKE is connected to IC13 pin 14, and TR7 collector is connected to IC13 pin 9. The oscillator output frequency is identical with the frequency applied to SKE (nominally 1.4MHz). - 3.10 When IC12D is conducting, the oscillator is controlled by the output from IC11. The oscillator output to IC11 pin 14 is taken from TR13 collector, which is fed via TR12 from the output of mixer IC17. The two inputs to IC17 are the 1.5MHz output from TR10 in Oscillator 1, and the output of Oscillator 2 from TR6 collector. The input to IC11 pin 14 is therefore at 100kHz. - 3.11 The 100kHz reference input to ICll pin 3 is taken from the junction of IC20B pin 3 and IC20A pin 2. If IC20A is conducting, the reference input is taken from the nominal 100kHz output of Oscillator 3, at TR3 collector: under these conditions, the output frequency of Oscillator 2 is locked to the output frequency of Oscillator 3. If IC20B is conducting, the reference input is derived from the lMHz INPUT applied to SKF. The output from buffer stage TR14 is divided by 10 in ICl9 (pin 1 input, pin 6 output) to produce a 100kHz reference via IC20B to ICl1 pin 3: under these conditions, the output frequency of Oscillator 2 is 1.4000MHz. ### 3.12 Oscillator 3 Oscillator 3 consists of TR2 and associated components, and is controlled in frequency by two varactor diodes in parallel. The output is taken via amplifier stage TR3. Nominal frequency of oscillation is 100kHz. The oscillator can be switched on or off by the level applied to TR15 base. Note that C60 is not fitted in every receiver; its presence or omission is a factory 'select on test' decision. - Frequency control is exercised either by a phase-lock loop or directly by inputs applied to edge-pins 10 and 18 (REMOTE BFO and LOCAL BFO). With IC4B conducting, a variable d.c. level applied to either of these edge-pins (with either IC20D or IC4D conducting) will directly control the frequency of Oscillator 3. - 3.14 With IC4A conducting, Oscillator 3 is connected in a phase-lock loop controlled by the output from IC5. The reference input to pin 14 of IC5 is derived from the lMHz INPUT applied to SKF. The output from buffer stage TR14 is divided by 100 in IC19 (pin 1 input - pin 6 output, then pin 10 input - pin 14 output) and further divided by 100 in IC18 (pin 2 input pin 6 output, then pin 10 input - pin 14 output) to produce a 100Hz input to IC5 pin 14. The output from Oscillator 3 is applied to IC5 pin 3 via a variable-ratio divider formed by IC6, IC7, and IC8. This can be considered as having a nominal division ratio of 1000, variable by the settings of switch banks IC/S9A, IC/S9B, and IC/S10. Assuming the division ratio is 1000, then a 100kHz output from TR3 will be applied to IC5 pin 3 as a 100Hz input: the loop will lock. If, however, the division ratio is set to be other than 1000, the loop will lock with the oscillator frequency at whatever value produces a 100Hz output from the variable divider. The frequency of Oscillator 3 can therefore be set by IC/S9A, IC/ S9B, and IC/S10 in steps of 100Hz. The three switch banks are set to a coded version of the required frequency as laid down in paragraph 2.4.2. IC/S9A sets the most significant digit, and IC/S1O sets the least significant digit. #### 3.15 Variable Divider #### 3.15.1 Basic Concept The divider consists of three integrated-circuit devices which each receive an input number smaller than 16. These numbers are hexa-decimal, i.e., the count is in 16s. The input number 342, therefore, is $(3 \times 16 \times 16) + (4 \times 16) + 2 = 834$ . On application of clockpulses, each of the three devices counts down to 0 from the applied input number, and produces one output pulse: thereafter, each device produces one output pulse for every 16 applied input pulses. This action continues until a presetting input pulse is applied. The presetting input is obtained from the output of the third stage, i.e. the third stage never counts to 16. The basic form of the circuit can be seen in Fig.(d). FIG (d) BASIC CIRCUIT Note that this description covers the basic concept: the practical circuit is not connected exactly as shown in Fig.(d), but that in no way invalidates this description. - 3.15.2 Consider the situation wherein the first and second stages are both counting 16, and the third stage is counting z. To produce one output pulse from the third stage, 16 x 16 x z clock pulses must be applied to the first stage (256z clock pulses). - 3.15.3 Call 256z the 'basic count' of the circuit. Next, consider the situation wherein the first two stages have been preset to count down from an inpu number to 0. The first stage must therefore receive x clockpulses before producing an output pulse, and this output pulse will be the first clockpulse applied to the second stage. The second stage must receive y input pulses before producing an output pulse, and y input pulses to the second stage require x + 16y clockpulses to be applied to the first stage. Before the basic count of 256z commences, therefore, x + 16y clockpulses must be applied. The total number of clockpulses required to produce one output pulse from the third stage can be seen to be x + 16y + 256z. The output pulse from the third stage then presets all three stages, and the cycle repeats. ## Numerical Example Input number = 342 (x = 2, y = 4, z = 3) Value = $$(3 \times 16^2) + (4 \times 16^1) + (2 \times 16^0) = 834$$ From the example given, with preset enabled an x=2, y=4 and z=3, after two input clockpulses a 'carry' will be applied to the second stage. After 16 further clockpulses, and thereafter every 16 input clockpulses, a carry will be applied to the second stage. Similarly after four clockpulses applied to the second stage one output clockpulse will be produced, and applied to the third stage. Thereafter every sixteenth input clockpulse to the second stage will produce an output clockpulse. The third stage requires three input pulses before it produces an output pulse. This pulse resets the circuit to the original condition set by the input numbers 342. Hence total count is $2 + (4 \times 16) + (3 \times 16^2) = 834$ ## 3.16 Circuit - 3.16.1 Each of the three type 4526 4-bit binary programmable down-counter integrated circuits (IC6, IC7, IC8) in the variable divider has a maximum count of 16. Initially, a Preset Enable (PE) input '1' level to pin 3 presets the count start to whatever binary number is applied in 4-bit parallel form to the four Preset (P) input lines (pins 5, 11, 14, and 2). On application of clockpulses to the Clock (CL) input (pin 6), the device counts down from the preset number to 0, and thereafter counts repeatedly down from 15 to 0. A 0-1-0 output pulse is produced on the Q3 output (pin 1) on each 0 to 15 transition. If the Cascade (CF) input (pin 13) level is '1', a 0-1-0 output pulse is also produced on the '0' output (pin 12) at count zero. The count changes on positive-going clockpulse transitions. - 3.16.2 IC6, IC7, and IC8 form the three stages of a counter of the form shown in Fig.(d). Terms 'x', 'y', and 'z' (ref.para.3.15) are generated by the settings of switches IC/S10, IC/S9B, and IC/S9A respectively. Presetting is initiated by the '0' output from pin 12 of IC8: this occurs on every count of 'z' in IC8, as pin 13 (CF) is connected to a permanent logic 'l' (+12V). An '0' output pulse from IC8 applied to the CF input of IC7 allows IC7 to produce one '0' output pulse at the end of a 15 0 count cycle: this '0' pulse from IC7 is applied to the CF input of IC6 to produce one '0' pulse at the end of an IC6 15 0 count cycle. This "ripple -back" action occurs once at the end of each complete 'x + 16y + 256z' count cycle. The '0' output pulse from IC6 is fed to the PE inputs of all 3 ICs to initiate a new count cycle, and is also taken as the output pulse from the whole variable divider. - 3.16.3 The variable divider does not start a programmed count cycle immediately on switch-on, as the Q levels of the four bistables in each IC will initially be a random combination. The first count, therefore, will start from a random set of numbers and will be meaningless. This is unimportant, as the maximum theoretical duration is 16<sup>3</sup> clockpulses at 10uS intervals, i.e. 41mSec. ### 3.17 Switching The various transfer gates are controlled by ten input control lines. The active level is 'l' in positive logic on all control lines. The action of the control is defined in Table 2. TABLE 2 : SWITCHING CONTROL | INPUT AT | TRANSFER | |--------------------------------------|----------------------------------------------------------------------------------------------------------| | LOGIC '1' | GATES CONDUCTING | | C C L U I AM RECON XTAL REMOTE LOCAL | IC4B, IC2OA, TR15 IC4A, IC2OA, TR15 ) IC2OB ) IC2OB ) IC2OB ) IC2OB, IC12A, IC12B IC12C IC12D IC2OD IC4D | ### 4. TEST DATA ### 4.1 General The procedure outlined in the following paragraphs forms a complete test procedure and need not be used to locate individual faults. # 4.2 Test Equipment The following items of test equipment are required: Oscilloscope (general purpose). 1k ohm load resistors (2 of). Signal Generator (1.4MHz carrier input signal). Avometer. Frequency Counter (1.5MHz max.) with 1MHz Output. Potentiometer network shown in Figure (e), to produce a variable BFO Control. FIG (e) VARIABLE BFO CONTROL #### 4.3 Power Supplies Separate +15V and +9V supplies are required. #### 4.4 Alignment and Functional Tests 4.4.1 Connect OV to edge-pin 1, the +15V supply to edge-pin 22 and the +9V supply to edge-pin 20. Using the Avometer check the current consumption of the supplies; +15V supply not more than 110mA, the +9V supply not more than 30mA. Check the d.c. voltage levels at the following points: IC3 pin 2 - $$12.0 \pm 0.5$$ V IC2 pin 2 - $6.0 \pm 0.3$ V Select the following control signals by applying a logic 'l' to the appropriate pins: #### 4.4.2 1.5MHz Loop Connect the lMHz reference output from the frequency counter to SKTG (lMHz INPUT) and the input of the frequency counter to SKTC. Connect the oscilloscope to TPl. Adjust L4 to give a constant d.c. display on the oscilloscope of $6.0V \pm 0.5V$ . Check that the frequency counter reading is 1.50000 MHz. Lock L4. ### 4.4.3 1.4MHz Loop Connect the frequency counter input to SKTA and the oscilloscope probe to TP2. Adjust L3 to give a constant d.c. display on the oscilloscope of 7 $\pm$ 0.25V. Check that the frequency counter reading is 1.40000MHz. Lock L3. #### 4.4.4 BFO Select the following control signals (logic '1' on appropriate pins): Connect the oscilloscope to TP3. Connect the potentiometer network to OV, 15V and edge-pin 18 (LOCAL BFO) as shown in Figure (e). Adjust the 4.7k potentiometer (var. BFO) fully clockwise and note the DC reading on the oscilloscope. Readjust the potentiometer fully counter clockwise until the DC reading on the oscilloscope is half the value noted above. (NOTE: there will be a standing DC of approximately 2 Volts). Adjust C57 to give a frequency counter reading of 1.40000MHz ± 100Hz, and note reading. Adjust the Var. BFO potentiometer fully clockwise and note the change in frequency from that noted above. The frequency change should be not less than 8kHz. Adjust the Var. BFO potentiometer fully counter clockwise and again note the change in frequency, which should be not less than 8kHz. Select the 'REMOTE' control signal (logic '1' to edge-pin 16) and check that the frequency reading remains unchanged. #### 4.4.5 Fixed BFO Select mode 'F' by applying a logic 'l' to edge-pin 15. Set switches IC/S9 and IC/S10 on the printed circuit panel as follows: The frequency reading should be 1.39760 MHz. Set the switches IC/S9, IC/S10 as follows: Check that the frequency is 1.39770MHz. Set the switches IC/S9, IC/S10 as follows (2.5kHz): Check that the frequency is 1.40250MHz. #### 4.4.6 Reconstituted Carrier Select mode 'USB' (logic 'l' on edge-pin 12) and connect the signal generator, set to 1.4MHz, to SKTE. Connect a 100uA F.S.D. meter to the ZERO BEAT, METER DRIVE output pin 6. Connect the oscilloscope probe to TP4. Adjust the signal generator frequency to give a slow beat on the meter (less than 5 beats/second). Check that the needle slewing is reasonably centralised. Select the control signal 'RECON CARRIER' (logic 'l' on edge-pin 7) and check that the frequency reading on the counter is 1.400000 $\pm$ 5Hz. Check that the constant d.c. reading on the oscilloscope is $6.0 \pm 0.5$ V. Slowly vary the signal generator frequency and check that the reading on the frequency counter varies with the signal generator. #### 4.4.7 Output Levels Connect a lk load resistor to SKTC and the oscilloscope probe to edge-pin 3. Check that the amplitude of the 1.5MHz output is $300\,\text{mV} + 100\,\text{mV}$ peak to-peak. Connect a lk load resistor to SKTA and the oscilloscope probe to pin 5. Check that the 1.4MHz output is $300\,\text{mV} + 100\,\text{mV}$ peak-to-peak. 4.5 The module should be inspected to ensure that no damage has been caused during testing. # 4. COMPONENT LISTS Main Assembly (630/1/32986) Panel Electronic Circuit (419/1/18018) | Panel Printed Circuit Socket Semi-Conductor C60 Capacitor 22pF + 1% 30V Capacitor 150pF + 2.5% C10 Capacitor 470pF + 2.5% C20 Capacitor 850pF + 2.5% 30V Capacitor 960pF + 2.5% 30V Capacitor 1nF + 5% 400V C19,35 C29 C19,35 C29 C11,28 C29 C11,28 C2,4,7,12- 14,18,22- 27,39-47, 49-51,53- 56,58,59 C1,3 C8,21,37 C32 C6,15,30,31 Plessey Texas 14L DIL C931402 Texas 16L DIL C391602 Suflex HSC 30 Lemco MS80/M/R Lemco MS80/M/R Lemco MS80/M/R Lemco MS80/M/R Lemco MS80/M/R Suflex HSC 30 437/4/30011/0 Suflex HSC 30 437/4/30011/1 Suflex HSC 30 437/4/30011/1 Suflex HSC 30 437/4/30011/1 Suflex HSC 30 437/4/30011/1 Suflex HSC 30 437/4/30011/1 Siemens B32560 435/4/90137/0 Siemens B32560 435/4/90137/0 Siemens B32560 435/4/90317/0 435/4 | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Socket Semi-Conductor Socket Semi-Conductor Capacitor 22pF + 1% 30V Capacitor 100pF + 2% 30V Capacitor 150pF + 2.5% Capacitor 470pF + 2.5% 30V Capacitor 850pF + 2.5% 30V Capacitor 1nF + 5% 400V Capacitor 2.2nF + 5% 400V Capacitor 4.7nF + 5% 400V Capacitor 6.8nF + 5% 400V Capacitor 10nF | | Socket Semi-Conductor Capacitor 22pF + 1% 30V Capacitor 100pF + 2% 30V Capacitor 150pF + 2.5% Capacitor 470pF + 2.5% Capacitor 850pF + 2.5% Capacitor 960pF + 2.5% 30V Capacitor 1nF + 5% 400V Capacitor 2.2nF + 5% 400V Capacitor 4.7nF + 5% 400V Capacitor 6.8nF + 5% 400V Capacitor 10nF 400 | | C60 C9,36 C17 Capacitor 100pF + 2% 30V C18 C10 C38 C20 Capacitor 960pF + 2.5% 30V C48 C19,35 C29 C19,35 C29 C19,35 C29 C11,28 C11,38 C2,4,7,12- 14,18,22- 27,39-47, 49-51,53- 56,58,59 C1,3 C8,21,37 C32 Capacitor 22pF + 1% 30V Capacitor 90pF + 20% 35V C32 Capacitor 100pF + 5% 400V 10pf 4 | | C9,36 C17 Capacitor 100pF + 2% 30V C10 Capacitor 470pF + 2.5% Capacitor 850pF + 2.5% 30V C20 Capacitor 960pF + 2.5% 30V C19,35 C48 C19,35 C29 C19,35 C29 C11,28 C11,38 C29 C11,38 C29 C11,38 C29 C11,38 C29 C29 C11,38 C29 C1,37,12- 14,18,22- 27,39-47, 49-51,53- 56,58,59 C1,3 C8,21,37 C32 Capacitor 10uf + 20% 16V Capacitor 22uf | | C17 C10 C20 Capacitor 850pF ± 2.5% 30V Capacitor 960pF ± 2.5% 30V C16,33 C48 C19,35 C29 C11,28 C29 C11,28 C2,4,7,12- 14,18,22- 27,39-47, 49-51,53- 56,58,59 C1,3 C8,21,37 Capacitor 150pF ± 2.5% 30V Capacitor 2.2nF ± 2.5% 400V Capacitor 6.8nF ± 2.5% 400V Capacitor 100nF ± 2.5% 400V Capacitor 100nF ± 2.5% 400V Capacitor 100nF ± 2.5% 400V Capacitor 100nF ± 5% 5 | | C10 C38 C20 Capacitor 850pF + 2.5% 30V Capacitor 960pF + 2.5% 30V C48 C19,35 C29 C11,28 C2,4,7,12- 14,18,22- 27,39-47, 49-51,53- 56,58,59 C1,3 Capacitor 10uF + 20% 16V C32 Capacitor 22uF + 20% 16V C32 Capacitor 22uF + 20% 16V C32 Capacitor 22uF + 20% 16V 23uF | | C38 C20 Capacitor 850pF + 2.5% 30V C16,33 C48 C19,35 C29 C11,28 C29 C11,28 C2,4,7,12- 14,18,22- 27,39-47, 49-51,53- 56,58,59 C1,3 Capacitor .33uF + 20% 35V C32 Capacitor .33uF + 20% 35V C32 Capacitor 2.2uF + 20% 16V C32 Capacitor 2.2uF + 20% 16V C32 Capacitor 2.2uF + 20% 16V 2.5% 30V Capacitor 850pF + 2.5% 30V Capacitor 1nF + 5% 400V Capacitor 1nF + 5% 400V Capacitor 10nF + 5% 400V Capacitor 10nF + 5% 400V Capacitor 10nF + 5% 100V | | C20 | | C16,33 C48 C19,35 C29 C11,28 C2,4,7,12- 14,18,22- 27,39-47, 49-51,53- 56,58,59 C1,3 Capacitor 10F + 20% 16V C32 Capacitor 22uF + 20% 16V C32 Capacitor 22uF + 20% 16V C33 CAPACITOR B32560 CAPACI | | C48 C19,35 C29 Capacitor 4.7nF + 5% 400V Capacitor 6.8nF + 5% 400V C11,28 C2,4,7,12- 14,18,22- 27,39-47, 49-51,53- 56,58,59 C1,3 Capacitor .33uF + 20% 35V C32 Capacitor .2uF + 5% 400V Capacitor .2uF + 20% 16V 10V Capacitor .2uF + 20% 10V Capacitor .2uF + 20% 10V Capacitor .2 | | C19,35 C29 C11,28 C2,4,7,12- 14,18,22- 27,39-47, 49-51,53- 56,58,59 C1,3 Capacitor .33uF + 20% 35V C32 Capacitor .33uF + 20% 16V C32 Capacitor 22uF + 20% 16V Capacitor .22uF + 20% 16V Capacitor .35/4/90137/03 Capacitor .35/4/90317/03 Capacitor .37uF + 5% 400V Capacitor .33uF + 20% 35V Capacitor .33uF + 20% 35V Capacitor .32uF + 20% 16V .33uF + 20% 16V Capacitor .32uF + 20% 16V Capacitor .32uF + 20% 16V Capacitor .33uF .32uF | | C29 C11,28 C2,4,7,12- 14,18,22- 27,39-47, 49-51,53- 56,58,59 C1,3 Capacitor .33uF + 20% 35V C32 Capacitor 10uF + 20% 16V Capacitor 22uF + 20% 16V Capacitor 22uF + 20% 16V Capacitor .8nF + 5% 400V Siemens B32560 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 435/4/90317/03 402/4/57057/03 402/4/57057/03 402/4/57057/03 | | C11,28 C2,4,7,12- 14,18,22- 27,39-47, 49-51,53- 56,58,59 C1,3 C8,21,37 C32 Capacitor 10uf + 20% 16V Capacitor 22uf | | C2,4,7,12- 14,18,22- 27,39-47, 49-51,53- 56,58,59 C1,3 Capacitor .33uF + 20% 35V ITT TAG C32 Capacitor 22uF + 20% 16V ITT TAG C402/4/57057/00 402/4/57057/00 402/4/57057/00 402/4/57057/00 402/4/57057/00 | | 14,18,22-<br>27,39-47,<br>49-51,53-<br>56,58,59<br>C1,3 | | 27,39-47,<br>49-51,53-<br>56,58,59<br>C1,3 Capacitor .33uF ± 20% 35V ITT TAG 402/4/57057/00<br>C8,21,37 Capacitor 10uF ± 20% 16V ITT TAG 402/4/57057/00<br>C32 Capacitor 22uF ± 20% 16V ITT TAG 402/4/57057/00 | | 49-51,53-<br>56,58,59<br>C1,3 | | 56,58,59<br>C1,3<br>C8,21,37<br>C32<br>Capacitor 10uF + 20% 16V<br>C32<br>Capacitor 22uF + 20% 16V<br>C32<br>Capacitor 22uF + 20% 16V<br>C32<br>C32<br>C32<br>C32<br>C32<br>C32<br>C402/4/57057/00<br>402/4/57057/00<br>402/4/57057/00 | | C1,3 Capacitor .33uF + 20% 35V ITT TAG 402/4/57057/00 C8,21,37 Capacitor 10uF + 20% 16V ITT TAG 402/4/57057/00 C32 Capacitor 22uF + 20% 16V ITT TAG 402/4/57057/00 C32 Capacitor 22uF + 20% 16V ITT TAG 402/4/57057/00 C32 Capacitor 22uF + 20% 16V C402/4/57057/00 C4 | | C8,21,37 Capacitor 10uF + 20% 16V ITT TAG 402/4/57057/00 C32 Capacitor 22uF + 20% 16V ITT TAG 402/4/57057/00 | | C32 Capacitor $22uF + 20\% 16V$ ITT TAG $402/4/57057/00$ | | 402/4/5/05//06 | | + Co.15.30.31 Capacitor 100uF + 20% 16V TTT TAGS integral 03/ $-$ 1/02/4/57057/03 | | | | C34 Capacitor $1 \text{uF} + 20\%$ 35V ITT TAG $402/4/57057/00$ | | C5 Capacitor 33uF + 20% 16V ITT TAG 402/4/57057/01 | | C57 Capacitor Variable 5-57pF Mullard 809-08002 401/4/32131/00 | | L9 Inductor 22uH + 10% Sigma SC30 406/4/31753/02 | | L3,4 Inductor 68uH + 10% Cambion 558-1199-18 406/4/31751/01 | | L1,2,5,6,7 Inductor 100uH + 10% Sigma SC30 406/4/31753/03 | | L8 Inductor 10mH + 10% Sigma SC60 406/4/31754/02 | | IC16 Integrated Circuit Motorola MC14013CP 445/4/02383/01 | | IC5,11,14 Integrated Circuit Motorola MC14046CP 445/4/02383/04 | | IC4,12,20 Integrated Circuit Motorola MC14066CP 445/4/02383/06 | | IC18,19 Integrated Circuit Motorola MC14518CP 445/4/02383/51 | | IC6,7,8,15 Integrated Circuit Motorola MC14526CP 445/4/02383/52 | | Integrated Circuit RCA CD4075BE 445/4/02383/07 | | IC2 Integrated Circuit Motorola MC7806CT 445/4/03051/00 | | Integrated Circuit Motorola MC7812CT 445/4/03051/00 | | IC17 Integrated Circuit Plessey 445/4/02386 | | Integrated Circuit Texas SN 7666 ON 445/4/03052 | | IC/S9 Integrated Circuit Switch Siemens C42315-A1341- 408/9/51492/00 | | IC/S10 Integrated Circuit Switch Siemens C42315-A1341- 408/9/51492/00 | | R63 Resistor 56R + 2% Electrosil TR4 403/4/05521/56 | | R56,75,85 Resistor $330R \pm 2\%$ Electrosil TR4 $403/4/05522/33$ | | R93 Resistor $560R \pm 2\%$ Electrosil TR4 $403/4/05522/56$ | | R7-12,15-17, Resistor $1k + \frac{1}{2}$ % Electrosil TR4 $\frac{403}{403}$ $\frac{403}{405523}$ $\frac{10}{100}$ | | 31,32,57, Electrosii ik4 403/4/05323/10 | | 58,76,77, | | 82-84,86 | | | # Panel Electronic Circuit (Cont'd) | Circuit Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | |--------------------|----------------------------------------------|----------------------------------|-----------------------------------------| | | | | 101 | | R35,52,54, | Resistor $2.2k + 2\%$ | Electrosil TR4 | 403/4/05523/220 | | 55,59,62, | _ | | | | 64,71,73, | | | | | 74,78,81, | | | | | 91,95<br>R33 | D | | | | R51,60,70,79 | Resistor $3.3k + 2\%$ | Electrosil TR4 | 403/4/05523/330 | | R25,26,27,67 | | Electrosil TR4 | 403/4/05523/470 | | R53,72 | Resistor $10k + 2\%$<br>Resistor $12k + 2\%$ | Electrosil TR4 | 403/4/05524/100 | | R66 | Resistor 12k + 2%<br>Resistor 33k + 2% | Electrosil TR4 | 403/4/05524/120 | | R65 | Resistor $68k + 2\%$ | Electrosil TR4<br>Electrosil TR4 | 403/4/05524/330 | | R34,61,80,92 | Resistor 82k + 2% | Electrosil TR4 | 403/4/05524/680 | | R1-6,14,18, | Resistor 100k + 2% | Electrosil TR4 | 403/4/05524/820 | | 19,22,23, | | DIECTIOSII IR4 | 403/4/05525/100 | | 36-47,49, | | | | | 50,68,69,87 | | | | | R89 | Resistor 270k + 2% | Electrosil TR4 | 403/4/05525/270 | | R30 | Resistor $560k + 5\%$ | Allen Bradley Type CB | 403/4/04361/001 | | R20,21,88,24<br>29 | Resistor $1M + \overline{5}\%$ | Allen Bradley Type CB | , , , , , , , , , , , , , , , , , , , , | | R90 | Resistor 6.8k + 2% | Electrosil TR4 | 403/4/05523/680 | | R24,48 | Resistor 18k + 2% | Electrosil TR4 | 403/4/05524/180 | | R94 | Resistor Variable | Allen Bradley Type 90H | | | D2,3 | Diode | Texas 1N4148 | 415/4/05720 | | D1,4,5,6 | Diode | Motorola MV2115 | 415/9/98905/014 | | TR3,4,6,8,10 | Transistor | Mullard BC107 | 417/4/01777 | | TR12 | Transistor | Mullard BC177 | 417/4/01859 | | TR11,13,14,7 | Transistor | Texas 2N2369 | 417/4/01881 | | TR2 | Transistor | Texas 2N5245 | 417/4/01882 | | | | | | # Connector Assembly (702/1/20093/002) | Circuit<br>Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | |-----------------|-----------------------------------|---------------------------------------------------|--------------------------------| | SKC,G | Socket Electrical R.F. Cable R.F. | Belling Lee L1465/K/BS<br>Suhner R.G. 174/U 150mm | 508/4/22059<br>998/4/70537/001 | # Connector Assembly (702/1/20093/003) | Circuit<br>Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | |-----------------|-----------------------------------|-------------------------|-----------------| | SKF | Socket Electrical R.F. Cable R.F. | Belling Lee L1465/K/BS | 508/4/22059 | | - | | Suhner R.G. 174/U 170mm | 998/4/70537/001 | # Connector Assembly (702/1/20093/004) | Circuit<br>Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | |-----------------|-----------------------------------|-------------------------|-----------------| | SKA | Socket Electrical R.F. Cable R.F. | Belling Lee L1465/K/BS | 508/4/22059 | | - | | Suhner R.G. 174/U 190mm | 998/4/70537/001 | # Connector Assembly (702/1/20093/006) | Circuit<br>Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | |-----------------|-----------------------------------|-------------------------|-----------------| | SKE | Socket Electrical R.F. Cable R.F. | Belling Lee L1465/K/BS | 508/4/22059 | | - | | Suhner R.G. 174/U 230mm | 998/4/70537/001 | Fig.2 Fig. 3 Module 6 panel - component layout #### INTEGRATED CIRCUIT DEFINITIONS This information forms a supplement to the circuit diagrams in respect of complex integrated circuits which are shown diagrammatically by a rectangular outline only. # MC 14518 Dual BCD counter | | CL | BNC | R | ACTION | |---|--------|--------|--------|--------------------------| | - | 0 | 1 | R<br>O | ) Count<br>) incremented | | | X<br>1 | X<br>0 | 0 0 0 | ) no<br>) change<br>) | | | Х | X | 1 | All outputs | #### MC 14046 A Phase-lock loop controlled VCO. The centre frequency is set by value of R to pin 12 and C across pins 6 and 7. Input signal is applied to SIG IN, and frequency standard is applied to COMP IN. Oscillator output is obtained on VCO OUT. The device is made operational by applying a '0' level to the INH input. # CHAPTER 7 # MODULE 7A, 1MHz REFERENCE OSCILLATOR Module 7 not fitted to PR2250G. # CHAPTER 8 # MODULE 8C POWER SUPPLIES | Para. | CONTENTS | Page | |-------|------------------------------------|------| | 1. | FUNCTIONAL DESCRIPTION | 8-3 | | 2. | CIRCUIT DESCRIPTION | 8-4 | | 2.1 | A.C. Circuits | 8-4 | | 2.4 | Rectifiers | 8-4 | | 2.5 | Control Switching | 8-4 | | 2.6 | Voltage Regulators | 8-5 | | 3. | TEST DATA | 8-5 | | 3.1 | Test Equipment | 8-6 | | 3.2 | Alignment and Functional Tests | 8-6 | | 4. | COMPONENT LISTS | 8-8 | | | TABLES | | | Table | | Page | | 1. | Resistance Loads | 8-6 | | 2. | Supply Voltages | 8-7 | | | ILLUSTRATIONS | | | Fig. | | Page | | (a) | Module 8C Functional Block Diagram | 8-3 | | 1. | Module 8C Circuit Diagram | 8-11 | | 2. | Module 8C Component Lavout | 8-13 | #### MODULE 8C POWER SUPPLIES #### 1. FUNCTIONAL DESCRIPTION 1.1 Module 8C is the Power Supply Unit. D.C. power outputs at +9V, +12V, +15V, +24V, and +70V are produced from a 45 to 400Hz single-phase a.c. supply of either 100 to 125V or 200 to 250V. Power consumption is approximately 90VA. A functional block diagram can be seen in Figure (a). FIG (a) MODULE 8C FUNCTIONAL BLOCK DIAGRAM 1.2 Four bridge rectifiers are fed from the power transformer. Each bridge rectifier is followed by a reservoir capacitor and discharge resistor. In the receiver 'standby' state, a.c. power is applied, and therefore one 9V regulator produces an output (+9V/12V STANDBY) and also supplies the control logic. Switching relay RLA is operated by the control logic and is powered by the raw 12V rectifier output. 1.3 On switching the receiver from STANDBY to OPERATE, RLA is energised. Rad.c. is applied to the remaining five regulator circuits, and all d.c. outputs are available. In addition, the +9V/+12V STANDBY output voltage rises from +9V to +12V. All voltage regulators incorporate over-current and thermal protection. #### 2. CIRCUIT DESCRIPTION #### 2.1 A.C. Circuits The a.c. power supply to Module 8C is applied via 3-pin plug PLl and fuse FSl. The pins of PLl are coded L, N, and E in accordance with British standard practice. In Britain, public a.c. power supplies have one side earthed (grounded) at the generating station; this line is known as NEU-TRAL (N). The other line is known as LIVE (L), and is the line in which fuses and single-pole on-off switches are inserted. A third pin is also used on all British power sockets (outlets); this is locally connected to earth (frequenctly via a copper water-supply pipe forming part of the public utility system) and is known as EARTH (E). Corresponding British power lead core colours are: LIVE : BROWN NEUTRAL : BLUE EARTH : GREEN/YELLOW In places where two-pin a.c. sockets are accepted practice, the E pin of PL1 should be locally earthed via the green/yellow core of the supplied power lead. In places where neither side of the a.c. power supply is earthed at the generating station, the L and N markings have no significance. - 2.2 The fuse-protected a.c. supply is applied to the power transformer via a voltage selector panel. To set the selector for a particular supply voltage, plug in the bar so that the arrow points to the appropriate voltage figure. - Four a.c. outputs are produced by the power transformer, all from separate windings. The outputs are 16V, 3.5A:10V, 3A:25V, 1.6A:60V, 0.1A. Each output is protected by a separate fuse. # 2.4 Rectifiers Each of the four outputs from the power transformer is rectified by a conventional bridge circuit. A reservoir capacitor and discharge resistor is connected across the output of each rectifier. #### 2.5 Control Switching 2.5.1 When set to LOCAL, the front-panel LOCAL/REMOTE switch applies a '0' level to SKl pin 13; when set to REMOTE, a '1' level is applied. When the front-panel STANDBY/OPERATE switch is set to OPERATE, a '1' level is applied to SKl pin 11. When the remote STANDBY/OPERATE switch is set to OPERATE, a '1' level is applied to SKl pin 10. LOCAL and OPERATE therefore produces a '1' level output from IC5B, while REMOTE and OPERATE produces a '1' level output from IC5A: both of these states produce a '1' level at IC5D output provided that the pull-up level applied to pin 12 is '1'. This pull-up is supplied via TR9, and is provided to avoid relay chatter at switch-on or any other power transient situation; at switch-on there is a slight delay in the application of the pull-up level while C18 charges via R39. Pull-up is also applied to IC5C. 2.5.2 A '1' level output from IC5D produces, via D34, a '1' output from IC5C; this is applied to TR7 base, causing RLA to energise. Positive feedback is applied via C17 and R28 to ensure a 'clean' start. An inverted control logic level output on SKl pin 9 is taken from IC5D via TR8. ### 2.6 Voltage Regulators #### 2.6.1 Integrated Circuit Regulators The outputs from Rectifier 1 and Rectifier 2 are regulated by IC regulators. Three types are employed, 15 volt, 12 volt, and 8 volt. In all cases, the raw d.c. is applied to pin 1, and the regulated output is taken from pin 2. If pin 3 is connected directly to 0V, the stated output voltage is obtained. If pin 3 is held at a potential above 0V, then that potential is added to the output voltage. This method is employed to produce a +9V output from IC3 and IC4; two conducting diodes in series between pin 3 and 0V raise pin 3 approximately +1.2V above 0V. All ICs incorporate overload protection. 2.6.2 Each IC regulator provides a separate regulated output from Module 8C. In addition, the outputs from ICl and IC3 are combined via diodes D17 and D19 to provide the +9V/+12V STANDBY output (ref.paragraph 1.3). #### 2.6.3 24 Volt Regulator The 24V regulator supplied by Rectifier 3 consists of TR1, 2, 3, 4, and associated components. The raw d.c. is connected via R15 and series regulator transistor TR2 to the load between SK1 pins 19 and 37 and 0V (SK1 pins 19 and 20). TR2 emitter current is controlled by TR1 base current, and TR1 base potential is held by D23 and D24 at 1.2V negative to raw d.c. voltage. If, therefore, load current via TR2 and R15 increases to approximately 3.6A, TR1 emitter potential moves negatively to 1.2V negative to raw d.c. voltage. TR1 then cuts off, providing over-current protection. 2.6.4 Under normal running conditions, TRl base current is determined by the base and emitter potentials of TR3, which are in turn determined by the voltage across the load. Variations in load voltage will react on TR4 emitter current and therefore, via TR3 collector current, on TR1 base current. #### 2.6.5 70 Volt Regulator The 70 volt regulator supplied by Rectifier 4 (D13-D16) consists of TR5, 10, 11 and associated components. The regulating action of TR10 and TR11 is identical with that of TR3 and TR4 as described in paragraph 2.6.3. Overload protection is only provided in respect of an output short-circuit: this condition holds TR10 base at 0V, and therefore shuts off TR5 base current. #### 3. TEST DATA The procedure outlined in the following paragraphs forms a complete test procedure and need not be used to locate individual faults. ### 3.1 Test Equipment The following items of test equipment are required: Digital Voltmeter (DVM) Mains power supply connector and lead Resistance loads for the supplies and monitor points as shown in Table 1. TABLE 1 : RESISTANCE LOADS | Supply (volts) | Resistance (ohms) | Wattage | SKl pin (OV pin l) | |----------------|-------------------|----------|--------------------| | 9V oven | 23.5 | 4 watts | 21 | | 9V supply | 10 | 3 watts | 35 | | 12V logic | 10 | 15 watts | 34 | | 15V audio | 50 · | 4 watts | 5 | | 15V supply | 34 | 7 watts | 36 | | 24V supply | 25 | 25 watts | 19 | | 70V supply | 2.2k | 3 watts | 2 | #### 3.2 Alignment and Functional Tests WARNING: CARE MUST BE TAKEN WHEN WORKING ON MODULE 8C WITH THE COVERS REMOVED AND MAINS POWER CONNECTED AS THE 115/240V AC and +70V DC SUPPLY TERMINALS ARE LIVE AND EXPOSED. 3.2.1 Check that the mains tappings on the module are set correctly. Remove the four retaining screws from the top cover of the module, and fold the cover back to expose the printed circuit panel and the presets, R8 and R43. Connect the mains supply to the module but do not switch on the mains supply. #### 3.2.2 Standby/Operate Set the module to "LOCAL" operation by connecting a logic '0' (0V) to SKI pin 13 and switch the mains supply on. Check that the "STANDBY INDICATOR" supply is present on SKI pin 28, and that no supply is present on SKI pin 27 (OPERATE). Set the module to 'OPERATE' by applying a logic '1' (+12V) to SKI pin 11 and check that the "STANDBY" and "OPERATE" indicator supply is present on SKI pins 27 and 28. Set the module to 'REMOTE' operation by applying a logic '1' (+12V) to SKI pin 13 and repeat the above tests (apply a logic '1' to SKI pin 10 instead of SKI pin 11). #### 3.2.3 Supply Levels Switch the mains supply to the module off and connect the load resistors shown in Table 1 to the appropriate pins on SK1. Switch the mains supply on and set the module to 'LOCAL' and 'OPERATE' (logic 'O' on SK1 pin 13 and logic '1' pin 11). Connect the digital voltmeter (DVM) across the +24V supply (SK1 pins 19 and 11), and adjust R8 on the printed circuit panel to give $24V \pm 0.2V$ . Connect the DVM across the $\pm 70V$ supply (SK pins 2 and 11), and adjust R43 to give $\pm 70V \pm 0.5V$ . Using the DVM check the supply voltages shown in Table 2. TABLE 2 : SUPPLY VOLTAGES | Supply | DVM reading | SKl pins<br>(OV pin l) | |-----------------|--------------------|------------------------| | +15V audio | 14.3 <u>+</u> 1V | 23 | | +15V supply | 15.0 <u>+</u> 0.8v | 17 | | +12V logic | 12.0 <u>+</u> 0.6V | 15 | | +9V/12V standby | 11.4 <u>+</u> 0.8V | 18 | | +9V supply | 9 <u>+</u> 1V | 16 | | +9V oven | 9 <u>+</u> 1V | 21 | | +24V supply | 24 <u>+</u> 1.5V | 37 | | +70V supply | 70 <u>+</u> 4V | 2 | <sup>3.3</sup> The module should be inspected to ensure that no damage has been caused during testing. Refit the top cover. #### 4. <u>COMPONENT LISTS</u> # Main Assembly (630/1/32988/004 Panel Electronic Circuit (419/1/17990) | Circuit | | | | |------------|----------------------------------------------|-----------------------------|-------------------| | Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | | Ker. | Description and Tolerance | manufacturer and ker. | rait No. | | | Daniel Defented Cimeria | D1 | 419/1/17990 | | _ | Panel Printed Circuit | Plessey | t . | | | Socket Semi-Conductor | Texas C931402 | 508/4/22096/002 | | C15 | Capacitor lnF $\pm$ 5% 400V | Siemens B32560 | 435/4/90317/023 | | C20 | Capacitor 4.7nF <u>+</u> 10% | Erie 8111M <del>-</del> X7R | 400/4/21280/001 | | | 100V | | | | C17 | Capacitor 220nF + 5% 100V | Siemens B32560 | 435/4/90317/017 | | C19 | Capacitor $470 \text{nF} + 5\% 100 \text{V}$ | Siemens B32560 | 435/4/90317/019 | | c5,6,7,8 | Capacitor luF + $\frac{1}{20}$ % 35V | Siemens B32560 | 40204/55748/001 | | C18 | Capacitor $2.2uF + 20\% 35V$ | ITT TAG | 402/4/57057/004 | | C13 | Capacitor 10uF + 20% 35V | ITT TAG | 402/4/57057/006 | | C4 | Capacitor 470uF +50% -10% | EN12-12 100/100 | 402/4/57056/004 | | 04 | 100V | EN12 12 100/100 | 1 402/4/3/030/004 | | 705 | | Motorola MC14081 BCP | 445/4/02383/081 | | IC5 | Integrated Circuit | | 1 | | RL1 | Relay | Thorn NF4 12V | 507/4/05129/005 | | R15 | Resistor $0.33R + 5\%$ | Welwyn Type W21 | 403/4/04276/033 | | R12 | Resistor 100R $\pm$ 2% | Electrosil TR4 | 403/4/05522/100 | | R10 | Resistor 560R $\pm$ 2% | Electrosil TR4 | 403/4/05522/560 | | R1,4,14,28 | Resistor lk <u>+</u> 2% | Electrosil TR4 | 403/4/05523/100 | | R11,13 | Resistor $2.2k + 2\%$ | Electrosil TR4 | 403/4/05523/220 | | R41 | Resistor 2.7k $\pm$ 2% | Electrosil TR4 | 403/4/05523/270 | | R7,9,44 | Resistor $5.6k + 2\%$ | Electrosil TR4 | 403/4/05523/560 | | R16 | Resistor $6.8R + 2\%$ | Electrosil TR4 | 403/4/05523/680 | | R21 | Resistor 82k + 2% | Electrosil TR4 | 403/4/05524/820 | | R40 | Resistor $15k + 2\%$ | Electrosil TR5 | 403/4/05524/150 | | R46 | Resistor 18k + 2% | Electrosil TR4 | 403/4/05524/180 | | R29,30 | Resistor 47k + 2% | Electrosil TR4 | 403/4/05524/470 | | R42 | Resistor 56k + 2% | Electrosil TR4 | 403/4/05524/560 | | 1 | <del></del> | | l ' | | R3,6,22, | Resistor 100k <u>+</u> 2% | Electrosil TR4 | 403/4/05525/100 | | 27,31-35, | | | | | 37-39 | | _ | | | R17 | Resistor 150k <u>+</u> 2% | Electrosil TR4 | 403/4/05525/150 | | R2 | Resistor 180k <u>+</u> 2% | Electrosil TR4 | 403/4/05525/180 | | R5 | Resistor $300k + 2\%$ | Electrosil TR4 | 403/4/05525/300 | | R45 | Resistor 820k $+$ 5% | Allen Bradley CB | 403/4/04361/002 | | R36 | Resistor $1M + \overline{5}\%$ | Allen Bradley CB | 403/4/04361/003 | | R23 | Resistor $4.7\overline{M} + 5\%$ | Allen Bradley CB | 403/4/04361/470 | | R8 | Resistor Variable lk | Allen Bradley 90H | 404/9/05047/003 | | R43 | Resistor Variable 2.2k | Allen Bradley 90H | 404/9/05047/011 | | D13-16 | Diode | 1R Type 10D1 | 415/4/98088/001 | | D21-24,27, | Diode | Texas 1N4148 | 415/4/05720 | | 28,30,32- | 21040 | ICAGO INTITO | 12, 1, 03, 20 | | 34 | | | | | 1 | Diede | Towns 1 N/ 001 | 415/9/98466/001 | | D29,17,19 | Diode | Texas 1N4001 | | | D26 | Diode Zener 6.8V | Mullard BZY88C6V8 | 415/4/02792/011 | | D25 | Diode Zener 12V | Mullard BZY88C12 | 415/4/02792/017 | | TR3,4,6,7 | Transistor | Mullard BC107 | 417/4/01777 | | TR8,9 | Transistor | Mullard BC179 | 417/4/01860 | | TR10,11 | Transistor | Motorola MPSA43 | 417/4/01878 | | TR1,5 | Transistor | Motorola MPSU60 | 417/4/01879 | | | | | | #### Heatsink Component Assembly (630/1/32958) | Circuit<br>Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | |---------------------------------------|-------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------| | -<br>-<br>-<br>-<br>IC1<br>IC2<br>TR2 | Heatsink Assembly Cover Nut Caged Lug Double Terminal Lug Terminal Lug Integrated Circuit Integrated Circuit Transistor | Redpoint 6Q<br>Plessey<br>Spire SM/G/03/0/71/44/6<br>Tucker G369-4<br>Tucker S88-6BA<br>Motorola MC7812CK<br>Motorola MC7815CK<br>Texas 2N3055 | 630/1/33024<br>630/2/33025<br>991/4/11739/001<br>703/9/98048/018<br>703/9/98756/002<br>445/4/10366/004<br>445/4/10366/005<br>417/9/98431/001 | #### Heatsink Assembly (630/1/33024) | Circuit | | | | |---------|---------------------------|-----------------------|-----------------| | Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | | _ | Heatsink Electric | Redpoint Type 6Q | 418/4/42252/004 | #### Heatsink Component Assembly (630/1/32969) | Circuit<br>Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | |------------------------|--------------------------------------------------------------------|----------------------------------------------------------------------|------------------------------------------------------------------| | -<br>REC1,2,3<br>IC3,4 | Bush<br>Insulator Washer<br>Rectifier Bridge<br>Integrated Circuit | Jermyn A1201<br>Jermyn A26-3027<br>Semtec SCAJ1<br>Motorola MC7808CP | 999/9/02931<br>703/4/06562<br>415/9/98914/007<br>445/9/01730/003 | #### Heatsink Assembly (630/1/32968) | Circuit<br>Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | |-----------------|---------------------------|-----------------------|-----------------| | _ | Heatsink Electric | Redpoint 6M-l Natural | 418/4/44460/008 | #### Chassis Components | Circuit<br>Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | |-----------------|---------------------------|-----------------------|--------------------------------| | - | Spacer Threaded<br>Clamp | Plessey<br>Plessey | 630/2/31526/004<br>630/2/32963 | | Cinnib | Γ | Γ | <del></del> | |-----------------|------------------------------------------------|---------------------------------|-----------------| | Circuit | D 1 m 1 | 1 2 5 | | | Ref. | Description and Tolerance | Manufacturer and Kef. | Part No. | | | | | 40040404 | | _ | Label | Plessey | 630/2/34137 | | - | Nut Thumb | Plessey | 630/2/32967 | | TB1,2 | Terminal Block | Klippons Mk2-12 | 703/4/03801/001 | | - | Panel Voltage Selector | McMurdo V279002/2 | 508/9/20409 | | PL1 | Plug Electrical Fixed | Belling Lee L2132C/L | 508/4/22263 | | SK8 | Socket Electrical Fixed | Cannon 7443 DCF-375 | 508/4/28180/002 | | FS1,2,3, | Fuseholder | Belling Lee L2006A | 516/4/00452 | | 4,5 | 1 45661461 | Delling lee leoon | 31074700432 | | _ | Carrier Cartridge Fuse<br>Link | Belling Lee | 516/4/98084/001 | | FS5 | Fuse Link (Slow Blow) 0.1 Amp | Belling Lee L2081/100 | 518/4/90461/001 | | FS4,1<br>(240V) | Fuse Link (Slow Blow) 1 Amp | Belling Lee L2081/1 | 518/4/90461/002 | | FS1 (110V) | Fuse Link (Slow Blow) 2 Amp | Belling Lee L2081/2 | 518/4/90461/003 | | FS2,3 | Fuse Link 3 Amp | Belling Lee L1427/3.15 | 508/4/90462/001 | | T1 | Transformer | Avel Lindberg Pt. No. 40/2611 | 405/9/14466 | | C1,16 | Capacitor 10,000uF 40V DC | Erie 32107-100-0103-<br>OT-04 | 402/4/57059/006 | | C2 | Capacitor 15,000uF 25V DC | Erie 32107-100-0153-<br>OT-0250 | 402/4/57060/006 | | C3 | Capacitor 4,700uF 63V DC | Erie 32107-100-0472-<br>OT-0630 | 402/4/57061/008 | | C9,11 | Capacitor 100nF 35V DC | Siemens B32560 | 402/4/55748/001 | | R19 | Resistor 2.2k + 2% 0.25W | Electrosil TR4 | 403/4/05523/220 | | R18,47 | Resistor $3.3k + 2\% 0.25W$ | Electrosil TR4 | 403/4/05523/330 | | R20 | Resistor 6.8k $\pm$ 2% 0.25W | Electrosil TR4 | 403/4/05523/680 | | _ | Cable Tie . | Insulok T1812 | 915/4/98775/000 | | _ | Sleeve Indent Black O | Hellerman | 915/4/04042/000 | | _ | Sleeve Indent Brown l | Hellerman | 915/4/04042/001 | | _ | Sleeve Indent Red 2 | Hellerman | 915/4/04042/002 | | _ | Sleeve Indent Orange 3 | Hellerman | 915/4/04042/003 | | _ | Sleeve Indent Yellow 4 | Hellerman | 915/4/04042/004 | | _ | Sleeve Indent Green 5 | Hellerman | 915/4/04042/005 | | _ | Sleeve Indent Blue 6 | Hellerman | 915/4/04042/006 | | _ | Sleeve Indent Blue 6<br>Sleeve Indent Violet 7 | Hellerman<br>Hellerman | 915/4/04042/006 | | | | | 915/4/04042/008 | | _ | Sleeve Indent Grey 8 | Hellerman ' | 915/4/04042/008 | | _ | Sleeve Indent White 9 | Hellerman | 915/4/04042/060 | | _ | Sleeve Indent Black 0 | Hellerman | 915/4/04042/060 | | _ | Sleeve Indent Brown l | Hellerman | ' ' | | _ | Sleeve Indent Red 2 | Hellerman | 915/4/04042/062 | | _ | Sleeve Indent Orange 3 | Hellerman | 915/4/04042/063 | | _ | Sleeve Indent Yellow 4 | Hellerman | 915/4/04042/064 | | _ | Sleeve Indent Green 5 | Hellerman | 915/4/04042/065 | | _ | Sleeve Indent Blue 6 | Hellerman | 915/4/04042/066 | | _ | Sleeve Indent Violet 7 | Hellerman | 915/4/04042/067 | | _ | Sleeve Indent Grey 8 | Hellerman | 915/4/04042/068 | | _ | Sleeve Indent White 9 | Hellerman | 915/4/04042/068 | | L | | | | 419/1/17990 Iss. B Fig. 2 Module 8c panel component layout ### CHAPTER 9 #### MODULE 9A - SYNTHESISER | CONTENTS | | |----------|--| |----------|--| | Para. | CONTENTS | Page | |-------|-------------------------------------------------|------| | 1. | INTRODUCTION | 9-5 | | 2. | BASIC PRINCIPLES | 9-5 | | 3. | FUNCTIONAL DESCRIPTION | 9-7 | | 3.1 | lst Local Oscillator | 9-7 | | 3.2 | 2nd Local Oscillator | 9-9 | | 3.3 | Monitoring | 9-9 | | 3.4 | Power Regulation | 9-9 | | 4. | CIRCUIT DESCRIPTION - FINAL LOOP | 9-9 | | 4.1 | Introduction | 9-9 | | 4.2 | Oscillator | 9-9 | | 4.3 | Phase and Frequency Comparator and Phase Filter | 9-10 | | 4.4 | Power Regulation | 9-12 | | 4.5 | Lock Indication | 9-12 | | 4.6 | Fixed Divider | 9-12 | | 4.7 | Variable Divider - Principle of Operation | 9-12 | | 4.8 | Variable Divider - Circuit | 9-14 | | 4.9 | Control of Divider Term Values | 9-16 | | 5. | CIRCUIT DESCRIPTION - INTERPOLATION LOOP 1 | 9-19 | | 5.1 | Introduction | 9-19 | | 5.2 | First Variable Divider | 9-19 | | 5.3 | ÷2 Fixed Divider | 9-19 | | 5.4 | Mixer | 9–19 | | 5.5 | ÷5 Fixed Divider | 9-19 | | 5.6 | Second Variable Divider | 9-20 | | 5.7 | Control of Divider Term Values | 9-20 | | 6. | CIRCUIT DESCRIPTION - INTERPOLATION LOOP 2 | 9-20 | | | | | ### CONTENTS LISTS (Cont'd) | Para. | | F | |---------|--------------------------------------------|--------------| | 7. | · CIRCUIT DESCRIPTION - OUTPUT LOOP | . 9 | | 7.1 | Introduction | 9 | | 7.2 | Variable Dividers | 9 | | 7.3 | Band-pass Filters | 9 | | 7.4 | Oscillator | . 9 | | 8. | CIRCUIT DESCRIPTION - 2ND LOCAL OSCILLATOR | 9. | | 8.1 | Introduction | 9. | | 8.2 | Fixed ÷40 Divider | 9. | | 8.3 | Fixed ÷2544 Divider | 9. | | 9. | CIRCUIT DESCRIPTION - LOCK INDICATOR | 9- | | 9.1 | Introduction | 9- | | 9.2 | Lock LED Circuit | 9- | | 9.3 | Mute Circuit | 9- | | 10. | TEST DATA | 9- | | 11. | COMPONENT LISTS | 9- | | Table | TABLES | | | 1. | Variations of Divider Terms | Pa | | 2. | Variations of Term Values | 9- | | 3. | IC3 Input Levels | 9- | | 4. | Terms x and y Unit Values | 9- | | 5. | IC8 - IC5 Gating Action | 9- | | 6. | IC5 Patterns | 9- | | 7. | IC5 Units Relationship | 9- | | 8. | IC6 Terms Relationship | 9 <b>-</b> : | | 9. | IC5 Term-Defining Codes | | | 10. | IC6 Code Range | 9-: | | 11. | Output Frequency Levels | 9-:<br>9-: | | PR2250G | | | 9-2 July Sect.4 #### ILLUSTRATIONS | Fig. | | Page | |---------|--------------------------------------------------------------------------------------|-------------------| | (a) | Basic Phase-Lock Loop | 9-5 | | (b) | Development of Figure (a) Circuit | 9-6 | | (c) | Four-Term Cascade Phase-Lock Loop | 9-7 | | (d) | Basic Comparator Action | 9-10 | | (e) | 3-Stage Basic Counter | 9-12 | | (f) | Basic Variable Divider | 9-13 | | (g) | Practical Circuit | 9-14 | | (h) | Control of Extended Count by Recognition | 9-16 | | (j) | IC8 - IC5 Gating Action | 9-17 | | (k) | Basic Mixer Circuit | 9-20 | | (1) | IC6 Code Production | 9-23 | | (m) | Basic Oscillator Configuration | 9-24 | | (n) | Waveform Diagram for 2544 Divider | 9-27 | | (p) | Muting Logic | 9-29 | | 1. | Overall Functional Block Diagram | 9-47 | | 2. | Panel A, Lock Indicator and Muting Circuit Diagram | 9-48 | | 3. | Panel B, Final Loop Variable Divider Circuit Diagram | 9-49 | | 4. | Panel C, Final Loop Phase Comparator and Oscillator<br>Circuit Diagram | 9-50 | | 5. | Panel D, Interpolation Loops l and 2 Divider and Mixer<br>Circuit Diagram | 9-夏53 | | 6. | Panel E, Interpolation Loops l and 2 Variable Divider<br>Circuit Diagram | 9-52 | | 7. | Panel F, Interpolation Loops 1 and 2 Phase Comparator and Oscillator Circuit Diagram | 9 <b>-33</b> 51 | | 8. | Panel G, Output Loop Divider and Mixer Circuit Diagram | 9-鼓55 | | 9. | Panel H, Output Loop Variable Divider Circuit Diagram | 9-3554 | | 10. | Panel J, Output Loop, Phase Comparator and Oscillator<br>Circuit Diagram | 9-56 | | 11. | Panel K, 2nd Local Oscillator Divider Circuit Diagram | 9-57 | | 12. | K<br>Panel ∰, 2nd Local Oscillator and Phase Comparator<br>Circuit Diagram | 9-58 | | July 81 | 9–3 | PR2250G<br>Sect.4 | | | ILLUSTRATIONS (Cont'd) | | |------|------------------------------------------------|----| | Fig. | | P | | 13. | Power Regulation and Indicator Circuit Diagram | 9 | | 14. | Interconnections Diagram | 9 | | 15. | Panel A Component Layout | 9 | | 16. | Panel B Component Layout | 9. | | 17. | Panel C Component Layout | 9. | | 18. | Panel D Component Layout | 9- | | 19. | Panel E Component Layout | 9. | | 20. | Panel F Component Layout | 9- | | 21. | Panel G Component Layout | 9- | | 22. | Panel H Component Layout | 9- | | 23. | Panel J Component Layout | 9- | | 24. | Panel K Component Layout | 9- | | 25. | Panel L Component Layout | 9- | | 26. | Power Regulation and Indicator Panel | 9- | | | ADDENDICES | | | | APPENDICES | Pa | | | Integrated Circuit Definitions | 9- | | | Integrated Circuit Definitions | 9- | | | Integrated Circuit Definitions | 9- | | | Integrated Circuit Definitions | 9- | Integrated Circuit Definitions 9-1 #### 1. INTRODUCTION Module 9A contains two phase-lock loop controlled oscillator circuits. One produces the fixed-frequency (63.6MHz) 2ND LOCAL OSCILLATOR output, while the other produces the variable-frequency (65 to 95MHz) 1ST LOCAL OSCILLATOR output; this output can be varied in steps of 10Hz. #### 2. BASIC PRINCIPLES 2.1 The basic phase-lock loop circuit employed is of the form shown in Figure (a). The VFO output frequency is x times the reference frequency, where x is the division ratio of the loop divider circuit. If this division ratio is variable, the output frequency is also variable. The output frequency variation step size is equal to the reference frequency applied to the comparator, and this limits the minimum step size. If, for example, a 10Hz reference frequency were employed then the output frequency could be varied in 10Hz steps. However, the time taken for the loop to 'lock' increases as the reference frequency decreases, so there is a limit to the fineness of the minimum output step from the circuit shown in Figure (a). FIG (a) BASIC PHASE-LOCK LOOP A divider is frequently inserted in the REF. INPUT line to produce a suitable reference input frequency to the comparator. 2.2 Consider the circuit shown in Figure (b), wherein a mixer and a variable divider precede the circuit of Figure (a). The upper side-band output from the mixer is applied to the 'reference' input of the comparator. In Figure (b), let REF.1 be of fixed frequency, and let REF.2 be of variable frequency. Also, let both variable dividers at all times produce identical division ratios. If both dividers in Figure (b) have a division ratio of x, then the final output frequency (fo) is x times the USB filter output frequency. The USB filter output frequency is:- REF 1 + $$\frac{\text{REF 2}}{X}$$ therefore the final output frequency fo is x (REF 1 + $$\frac{\text{REF 2}}{X}$$ ), or x REF 1 + REF 2 and can be varied in two ways. Either term x (the divider ratio) or REF. 2 frequency can be varied to change the value of fo. FIG (b) DEVELOPMENT OF FIG (a) CIRCUIT The following numerical examples will illustrate the action: (1) REF.1 = 1MHz; REF.2 = 1.1MHz; x = 50 fo = 50 $$\left(1 + \frac{1.1}{50}\right) = \frac{51.1 \text{MHz}}{2}$$ (2) REF.1 = 1MHz; REF.2 = 1.2MHz; x = 50 fo = 50 $$(1 + \frac{1.2}{50}) = \frac{51.2MHz}{}$$ (3) REF.1 = 1MHz; REF.2 = 1.1MHz; $$\underline{x} = 76$$ fo = 76 (1+\frac{1.1}{76}) = \frac{77.1MHz}{76} i.e. fo = x + REF.2 where REF.1 = 1MHz. - 2.4 If the circuit shown in Figure (b) is further modified by the inclusion of a divide-by-ten circuit between the USB filter output and the comparator input, then the output frequency is given by fo = 0.1 (x + REF.2) where REF1 = lMHz. This arrangement can be used in a cascade loop as shown in Figure (c). The first stage is as shown in Figure (a); the second and third are as shown in Figure (b) with 10 modification, and the fourth is as shown in Figure (b). - 2.5 If terms w, x, y, and z of Figure (c) are given values of w = 40, x = 50, y = 60, and z = 70, then the frequencies at points A, B, C, and D in Figure (c) are as follows:- $$A = (w \times REF.1) = 40 \times 1 = 40MHz$$ $$B = 0.1 (x + A) = 0.1 (50 + 40) = 9MHz$$ $$C = 0.1 (y + B) = 0.1 (60 + 9) = 6.9MHz$$ $$fo = D = (z + C) = 70 + 6.9 = 76.9MHz$$ FIG (c) FOUR-TERM CASCADE PHASE-LOCK LOOP 2.6 Table 1 shows the effect of varying terms w, x, y, and z separately. By this method, four division ratio controls (one for each stage) can be calibrated in terms of digits of the output frequency fo. These controls can be further combined by external circuits into one single rotary knob. | DIV | IDER | TER | M | | | | | fo | | | |------|------|-----|----|---------------|----------|-------|---|-----------------------|---------------------|-----| | w | х | у | z | Varie<br>Term | | Varie | | Varied by<br> Term x | Varied by<br>Term w | | | 40 | 50 | 60 | 70 | 7 | 6 | ١. | 9 | 0, | 0 | MHz | | 40 | 50 | 60 | 80 | <u>8</u> | 6 | <br> | 9 | 0 | 0 | MHz | | 40 | 50 | 60 | 71 | 7 | <u>7</u> | 1. | 9 | 0 | 0 | MHz | | 40 | 50 | 61 | 70 | 7 | 7 | 1 . | 0 | 0 | 0 | MHz | | 40 | 51 | 60 | 70 | 7 | 6 | 1 | 9 | 1 1 | 0 | MHz | | 40.5 | 50 | 60 | 70 | 7 | 6 | 1 . | 9 | 0 | <u>5</u> | MHz | | 1 | 1 | | i | | | 1 | | i i | | | TABLE 1: VARIATIONS OF DIVIDER TERMS 2.7 The range of variation of term z is decided by the desired frequency range. The variations of terms y and x are both over a range of ten. In the example given, the variation of term w is over a range of one in steps of 0.1 or less: in a practical circuit, term w is a division ratio of hundreds and therefore would vary over a larger range. The smallest step by which term w can be varied decides the smallest step by which output frequency can be varied, so producing a circuit (Figure (c)) in which fine variations of frequency can be made without incurring the penalty of long 'lock' time. #### 3. FUNCTIONAL DESCRIPTION #### 3.1 1st Local Oscillator 3.1.1 The four-term first local oscillator loop in Module 9A can be seen in detailed block diagram form in Figure 1. Term values are: w: 900 to 999.9 (FINAL LOOP) x: 81 to 90 (INTERPOLATION LOOP 1) y: 81 to 90 (INTERPOLATION LOOP 2) z : 56 to 85 (OUTPUT LOOP) Variations of term values for given final output frequency shifts are as shown in Table 2. 10Hz 10OHz 1kHz 10kHz 100kHz 1MHz 10MHz w 0.1 1 10 x 1 y 1 z 1 10 TABLE 2: VARIATIONS OF TERM VALUES The first stage consists of the 'FINAL LOOP' circuit on printed-circuit panels B and C, and is of the form shown in Figure (a). The 1MHz REF input is divided down to 10kHz: this, in conjunction with a Term w division ratio variable between 900 and 999.9 produces a FINAL LOOP output frequency between 9 and 10MHz which can be varied in steps of 100kHz, 10Hz, or 1kHz (equivalent to output A in Figure (c)). - 3.1.2 The output from the FINAL LOOP is applied to the second stage, known as INTERPOLATION LOOP 1: this is housed in panels D, E, and F. The circuit is of the form shown in Figure (b) with the addition of a 10 circuit as previously described. The 10 circuit is split into two parts, 2 and 5: the 2 circuit precedes the mixer to produce an input of 1 to 1 markspace ratio to the mixer. A similar 2 circuit is placed in the divider to mixer input path for the same reason. Term x value is variable between 81 and 90: this, in conjunction with a 9 to 10MHz input from the FINAL LOOP produces an output frequency between 9 and 10MHz. A variation of one in Term x produces an INTERPOLATION LOOP 1 output frequency variation of 100kHz. Variations of FINAL LOOP output frequency are divided by ten and now appear as 10kHz, 1kHz, or 100Hz. The INTERPOLATION LOOP out put frequency, therefore, is between 9 and 10MHz, and can be varied in steps of 100kHz, 10kHz, 1kHz, and 100Hz (equivalent to output B in Figure (c)). - 3.1.3 The output from the INTERPOLATION LOOP 1 is applied to the third stage, known as INTERPOLATION LOOP 2; this is identical with INTERPOLATION LOOP 1, and is housed on the same three p.c. panels (D, E, and F). A variation of one in Term y produces an INTERPOLATION LOOP 2 output frequency variation of 100kHz. Variations of INTERPOLATION LOOP 1 output frequency are divided by ten, and now appear as 10kHz, 1kHz, 100Hz, and 10Hz. The INTERPOLATION LOOP 2 output frequency, therefore, is between 9 and 10MHz and can be varied in steps of 100kHz, 10kHz, 1kHz, 100Hz, and 10Hz (equivalent to output C in Figure (c)). - 3.1.4 The output from INTERPOLATION LOOP 2 is applied to the fourth stage, known as the OUTPUT LOOP: the circuit is of the form shown in Figure (b), and no 10 action occurs. The circuit is housed on panels G. H, and J. A second 10 circuit, placed between the variable divider in panel H and the Phase and Frequency comparator, nullifies the effect of the 10 function in the other input line to the comparator. The action therefore becomes the mathematical addition of Term z (MHz) to the output from INTERPOLATION LOOP 2 (MHz). A variation of one in Term z produced a 1MHz output frequency step. The OUTPUT LOOP output frequency, therefore, is between 9 and 10MHz plus the value of Term z, and can be varied in steps of 10MHz, 1MHz, 100kHz, 10kHz, 1kHz, 100Hz, and 10Hz. #### 3.2 2nd Local Oscillator 3.2.1 The fixed-frequency 2ND LOCAL OSCILLATOR is housed on panels K and L. It consists of a circuit of the form shown in Figure (a) with a divider in the reference input line. An output frequency of 63.6MHz is produced. #### 3.3 Monitoring A monitor output is taken from the Phase and Frequency Comparator of each phase-lock loop. An LED indicator is provided for each of the five loops, indicating when it is in lock. When all are in lock, a further LED indicator indicates 'all in lock'. When tuning (i.e. frequency variation) is in progress lock is lost; under these conditions a muting output is produced which shuts down the receiver outputs until lock is acquired on the new tuning setting. The monitoring circuits are housed in panel A. #### 3.4 Power Regulation ECL and RTL integrated circuits are used in the Synthesiser because of the high frequencies involved; CMOS circuits cannot operate at such frequencies. This, coupled with the fact that a high degree of decoupling is necessary to avoid spurious outputs from the synthesiser, requires the use of power regulators inside Module 9A. #### 4. CIRCUIT DESCRIPTION - FINAL LOOP #### 4.1 Introduction 4.1.1 The final loop circuit is housed on printed-circuit panels B (419/1/18041) and C (419/1/18043). The Oscillator, Phase Filter, Phase and Frequency Comparator, and Lock Detector are on panel C, while the Dividers and Code Conversion circuits are on panel B. #### 4.2 Oscillator (Panel C, Figure 4) 4.2.1 The Oscillator is formed by TR8, TR9, and associated passive components. An output is produced between 9 and 10MHz at a level of 0dBm and at an impedance of 50 ohms, i.e. 2V peak-to-peak (0.67V r.m.s. or 10mW). The tuned circuit is formed by L3, C15, C16, and variable capacitance diode D3. Frequency control is exercised by the d.c. potential applied across D3; 6 volts produces a 9MHz output, while 14 volts produces a 10MHz output. D4 and D5 are connected across the tuned circuit as an amplitude limiter operating at + 0.6V. - 4.3 Phase and Frequency Comparator and Phase Filter (Panel C, Figure 4) - 4.3.1 The Phase and Frequency Comparator consists of ICs 1A, 2A, 2B, 3A, and 3B with associated passive components. The basic principle of operation is shown in Figure (d). The fixed reference frequency and the variable slave frequency inputs are applied as trains of short pulses to a setreset bistable and to the clock inputs of two D-type bistables. The setreset bistable Q output (Ql in Figure (d)) is set to 'l' by each slave pulse and reset to '0' by the following reference pulse: this produces a variable mark-space ratio output in which the mark-space ratio is proportional to the phase difference between the two inputs. The Ql output is smoothed and applied to the oscillator as fine frequency control. FIG (d) BASIC COMPARATOR ACTION - 4.3.2 The Q1 and Q1 outputs from the set-reset bistable are applied to the D inputs of two bistables which are clocked by the slave and reference inputs respectively. The Q2 (Figure (d)) output will only set to '1' when two or more slave pulses occur in one reference period: similarly, the Q3 (Figure (d)) output will only set to '1' when two or more reference pulses occur in one slave period. The Q2 output, therefore, is only present when the slave frequency rises above about 140% of reference frequency, and the Q3 output is only present when the slave frequency drops below about 70% of reference frequency. Q2 and Q3 outputs provide the coarse control of the associated oscillator. - 4.3.3 The inputs to SK1(H) and SK1(15) are not both of the previously described short-pulse form, and are therefore fed to IC2 and IC3 via shaping circuits. IC1A produces CMOS levels and rise times, leaving pulse length unchanged: IC2B is connected as a monostable, and produces CMOS output pulses of 150 nanosec in length. The shaped SLAVE and REF signals form the two inputs to the comparator proper, which comprises IC2 and IC3. The action of the comparator is as shown in Figure (a), with the addition of minimum pulse-length producing circuits (C2, R4: C3, R5) to the outputs of IC3A and IC3B. These ensure that a '1' level at IC3A-Q is maintained for a minimum of 300usec, and that a '1' level at IC3B-Q is maintained for a minimum of 100usec. The two periods are unequal to avoid the possibility of the whole phase-lock loop oscillating in frequency; this point will be expanded later. - 4.3.4 The Q outputs from IC3A and IC3B form the coarse tuning control signals. A 'l' level at IC3B-Q causes TR5 to conduct (via TR2), so taking current from Cl4. A 'l' level at IC3A-Q causes TR4 to conduct (via TR3), so charging Cl4. The potential across Cl4 is fed via R25 and R26 to appear across variable capacity diode D3 in the oscillator tuned circuit. The variable mark-space ratio output from IC2A-Q is applied to TR6 base. The output from TR6 collector is smoothed by the circuit between TR6 collector and Cl5, providing a smooth variation of Cl5 potential which is proportional to fine slave/reference phase variations. The resistor network at TR6 collector produces a non-linear transfer characteristic between mark/space ratio and voltage: this compensates for the non-linear frequency/voltage response of the controlled oscillator. The first part of the smoothing circuit (L1, C9) forms a tuned circuit resonant at 10kHz, rejecting ripple at the frequency of the reference input to the comparator. The second part of the smoothing circuit (L2, Cl1) is resonant at 1kHz, rejecting ripple at the variable divider sidestep programme frequency: this term will be explained later. Diodes D1 and D2 prevent L2 and Cl1 from ringing when Cl4 is suddenly charged by TR4 or discharged by TR5. 4.3.6 As has been explained, if slave and reference frequencies differ widely then either TR4 or TR5 conducts, causing the potential across C14 to rise or fall rapidly. If these rise and fall steps were equal, a loop oscillatory state could commence, as frequency overshoot is inevitable with coarse control. To prevent this, the two minimum pulselength circuits which control IC3A and IC3B outputs are of unequal time-constants. The coarse control ceases when the oscillator frequency below about 140% of reference frequency and above about 70% of reference frequency: inside these limits, control is exercised by the smoothed output from TR6. #### 4.4 Power Regulation (Panel C, Figure 4) 4.4.1 Any noise or other transients on the d.c. power supply to TR4, TR5, and TR6 would cause variations in the potential across Cl5 and would therefore affect oscillator frequency. Inductance-capacity decoupling is therefore fitted on the printed-circuit panel, consisting of L4, Cl7, Cl9, and Cl3. Cl3 is connected via TR7 so as to multiply its capacity by the gain of the transistor. #### 4.5 Lock Indication (Panel C, Figure 4) 4.5.1 The 'loop locked' state is taken as being that in which neither IC3A-Q nor IC3B-Q level is 'l'. Under these conditions, both inputs to IC1B are 'l' causing TR1 to conduct to illuminate a LED indicator, and also setting IC1D output level to 'l'. #### 4.6 Fixed Divider (Panel B, Figure 3) 4.6.1 The fixed divider circuit consists of ICl, and is clocked by the lMHz reference signal applied from SKl (15) via TRl. In this context, ICl forms a 'divide-by-100' circuit. The input frequency (lMHz) is applied to pin 1, and appears at 100kHz on pin 6. Pin 6 is linked to pin 9, which is the input to the second half of the circuit. An output at 10kHz is produced on pin 14, and is fed via SKl(13) to SKl(15) of panel C as REF.INPUT. #### 4.7 Variable Divider - Principle of Operation 4.7.1 Consider three counter stages connected in cascade as shown in Figure (e). One output pulse is produced for each 100z pulses applied at the input, giving a division ratio of 100z. FIG (e) 3-STAGE BASIC COUNTER The count (or division ratio) of the circuit shown in Figure (e) can be extended if, on production of each output pulse, the first two stages each carry out one extended count. Let these counts be 10+x for the first stage and 10+y for the second stage. The circuit now becomes of the form shown in Figure (f), and produces a count of 100z + 10y + x. 4.7.2 Referring to Figure (f), assume that an output pulse has been produced at point D. This pulse marks the end of a complete count cycle, and acts as an 'extended count' command input to the first two stages. In the next count cycle, the first count of the first stage will be 10+x and the first count of the second stage will be 10+y. Thereafter, the first and second stages will both count in tens until z pulses have been produced at pint C: at this moment another pulse will occur at point D and the complete count cycle will re-commence. FIG (f) BASIC VARIABLE COUNTER The action can best be followed from a numerical example, based upon Figure (f), in which x = 5, y = 2, z = 3. #### Example - (1) 3 pulses at C produce 1 pulse at D. - (2) 3 pulses at C are produced by 12+10(3-1)=32 pulses at B: extended count = 10+y = 10+2 = 12 - (3) 32 pulses at B are produced by 15+10(32-1)=325 pulses at A: extended count = 10+x = 10+5 = 15 - (4) If x = 5, y = 2 and z = 3, then 100z+10y+x = 300+20+5 = 325 - 4.7.3 If terms x, y, and z are made variable, then the device will produce counts of any desired number greater than 100z. Where a fine degree of control is required, a technique known as 'sidestep programme control' is used. Here (referring again to Figure (f)) the value of term x is changed by a small amount for a selected number of complete count cycles in a total of ten, and the mean of the ten counts is taken. If, for example, seven counts of 325 were followed by three counts of 326 (x=6), then the mean count over the ten cycles is: 0.1 $$(325 \times 7) + (326 \times 3) = 325.3$$ The increase of 1.0 in Term x has effectively become an increase of 0.1: the value of 0.3 has been obtained by 'sidestepping' three counts. - 4.7.4 In a practical circuit, the output pulse-length is too great to allow it to be directly fed back as command. Two controls, 'Recognition' and 'Reset' are employed. The arrangement can be seen in Figure (g). - 4.7.5 When the final stage of the circuit shown in Figure (g) produces an output pulse (which is not used) it also produces a 'Recognition' pulse which is fed back to the second stage; the second stage accepts it as a command to produce one extended count. During the extended count, the second stage applies a 'Recognition' pulse to the first stage and also produces a 'Reset' pulse which terminates the 'Recognition' output from the third stage. The first stage responds in similar fashion to the 'Recognition' output from the second stage, FIG (g) PRACTICAL CIRCUIT producing an extended count and terminating the second stage 'Recognition' output. A narrow 'Output' pulse is produced once per complete count cycle by the first stage each time a 'Recognition' input is applied to it: this pulse is taken as the final output from the circuit. #### 4.8 Variable Divider Circuit (Panel B, Figure 3) 4.8.1 The Variable Divider is housed on Panel B, and is made up of IC3, IC4, and IC7. Counts (division ratios) from 900 to 999.9 can be obtained. Term x is generated in IC2 and is applied to IC3. Term y is generated in IC6 and is applied to IC4. Term z is fixed. Term x can be further varied by the sidestep programme generated in IC5, which permits variation of the mean count over ten cycles is steps of 0.1. Essential operating waveforms can be seen in Figure (h). #### 4.8.2 First Stage. - 4.8.2.1 The output from the 9-10MHz oscillator on Panel C is applied from SK2 (3) via TR2 and TR3 to clock IC3. When the 'REC' input to IC3 pin 6 is '0', one '1-0-1' 'CARRY' pulse is produced at IC3 pin 5 for every tenth applied 'REC' pulse. 'CARRY' pulses are two clock periods in length. No other outputs are produced by IC3, and the inputs to pins 11, 10, 2, and 3 which determine the value of term x have no effect. This sequence is known as the 'divide-by-ten' phase of operation. - 4.8.2.2 A 'recognition and reset' phase of operation occurs each time a 'l' level is applied to the 'REC' input, provided that at least one divide-by-ten operation occurs between successive 'REC' input 'l' levels. A '0-1-0' 'COUNT' output pulse of one clock-period duration is generated four clock-periods after the REC input level is set to 'l'. A '0-1-0' RESET output pulse of one clock-period duration is generated SIX clock-periods after the REC input is set to 'l'. The extended count occurs during the 'recognition and reset' phase of operation: the value of the extension (term x) is set by the levels of the inputs to IC3 pins 11, 10, 2, and 3, as shown in Table 3. TABLE 3: IC3 INPUT LEVELS | TERM x<br>VALUE | Pin 11 | Pin 10 | Pin 2 | Pin 3 | |-----------------|--------|--------|-------|-------| | 0 | 1 | 1 | 1 | 1 | | 1 | 0 | 0 | 0 | 0 | | 2 | 1 | 0 | 0 | 0 | | 3 | 0 | 0 | 0 | 1 | | 4 | 1 | 0 | 0 | 1 | | 5 | 0 | 1 | 0 | 1 | | 6. | 1 | 1 | 0 | 1 | | 7 | 0 | 0 | 1 | 1 | | 8 | 1 | 0 | 1 | 1 | | 9 | 0 | 1 | 1 | 1 | 4.8.2.3 'Sidestep' variations of the value of Term x are produced by the levels of the inputs to IC3 pins 7, 12, and 13. In this mode of operation, the CARRY pulse produced during the 'recognition and reset' phase of operation can be displaced by +1 clock-period when pin 12 input level is '0'. Pin 12 level at '1' produces zero sidestep. #### 4.8.3 Second Stage. The CARRY output from IC3 is applied as the clock input to IC4. The action of IC4 is very similar to that of IC3: the differences are: - No COUNT output is produced. - (2) No 'sidestep' control is applied. - (3) CARRY output pulses are one clock-period in length. - (4) RESET output pulses are produced 7.5 clock-periods after REC input is set to '1', and are 0.5 clock-period in length. - (5) REC output pulses are produced 7 clock-periods after REC input is set to '1' and are 0.5 to 1 clock-period in length. - (6) The value of the count extension (Term y) is set by the levels applied to pins 12, 11, 2, 3, which correspond to pins 11, 10, 2, and 3 of IC3. #### 4.8.4 Third Stage. The CARRY output from IC4 is applied as clock input to IC7, which is a fixed counter producing one REC output pulse for each ninth (z=9) input clockpulse. The REC output pulse is initiated by the '1-0' transition of a '0-1-0' input clockpulse, and is terminated by the '0-1' edge of the RESET input pulse: this pulse must be at least 80 nanosec. in length. FIG (h) CONTROL OF EXTENDED COUNT BY 'RECOGNITION' ### 4.9 Control of Divider Term Values (Panel B, Figure 3) #### 4.9.1 Term Values. The values of terms x and y are applied to panel B as parallel 4-bit binary numbers. Term x 'units' value is applied to SKl (P, L, 9, and K). Term x 'tenths' value is applied to SKl (J, 7, H, and G). Term y 'units' value is applied to SKl (12, N, 11, and M). The control codes used by IC3 and IC4 are not binary numbers, and therefore modifying circuits are inserted between the inputs from SKl and the two ICs. Also the 'tenths' value of term x is applied to IC3 by means of a 'sidestep' programme generated in IC5. #### 4.9.2 Terms x and y 'units' Values. The circuits generating the x 'units' input to IC3 and the y 'units' input to IC4 are identical. The input binary numbers are fed directly to the AO, Al, A2, and A3 inputs of adders IC2 and IC6, and are also fed in modified form to the Bl and B3 inputs of IC2 and IC6. Mathematically each input from SK1 is a number between O and 9: if it is O, 1, 2, or 3, it is added to 15. If it is 4 or greater, it is added to 5. The action can be seen in Table 4. | INPUT VALUE | A0 | Al | A2 | A3 | ВО | B1 | В2 | В3 | SO | Sl | S2 | S3 | |-------------|----|----|----|----|----|----|----|----|----|----|----|----| | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | 1 | 1 | 0 | 0 | Ó | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | | 2 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | | 3 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | | 4 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | | 5 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | | 6 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | | 7 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | | 8 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | | 9 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | TABLE 4 : TERMS x AND y UNITS VALUES #### 4.9.3 Term x 'tenths' Value. 4.9.3.1 As previously described, the 0.1 unit changes to term x are applied to IC3 by the 'sidestep programme' generated in IC5. The value required (in 0.1 unit steps) is applied as a parallel 4-bit binary number between 0 and 9 to IC8 from SK1 (J, 7, H, G): the decimal point is not applied, i.e. an input value of 7 indicates a required change in Term x of 0.7. IC8 is a binary-to-decimal decoder: the binary number applied to the DO, D1, D2, and D3 inputs appears as logic '1' level on the appropriate output, SO to S9. The gating between the S outputs of IC8 and the A, B, C, and D inputs of IC5 is functionally as shown in Figure (j), and the action can be seen in Table 5. PR2250G Sect.4 TABLE 5 : IC8-IC5 GATING ACTION | I | DO | D1 | D2 | D3 | T | A | В | ГС | D | SIDESTEP | |---|----|----|----|----|------|---|---|----|---|----------| | | 0 | 0 | 0 | 0 | S0=1 | 0 | 0 | 1 | 0 | 0 | | | 1 | 0 | 0 | 0 | S1=1 | 1 | 1 | 0 | 1 | 1 | | | 0 | 1 | 0 | 0 | S2=1 | 0 | 1 | 0 | 1 | 2 | | | 1 | 1 | 0 | 0 | S3=1 | 1 | 1 | 1 | 1 | 3 | | | 0 | 0 | 1 | 0 | S4=1 | 0 | 1 | 1 | 0 | 4 | | | 1 | 0 | 1 | 0 | S5=1 | 1 | 0 | 1 | 0 | 5 | | | 0 | 1 | 1 | 0 | S6=1 | 0 | 1 | 1 | 1 | 6 | | | 1 | 1 | 1 | 0 | S7=1 | 1 | 1 | 1 | 0 | 7 | | | 0 | 0 | 0 | 1 | S8=1 | 0 | 1 | 0 | 0 | 8 | | | 1 | 0 | 0 | 1 | S9=1 | 1 | 1 | 0 | 0 | 9 | 4.9.3.2 The outputs corresponding to the values applied to the A, B, C, and D inputs of IC5 are serial ten-bit patterns on IC5 pin 10. Clock rate is one bit per complete count cycle, as IC5 is clocked by the REC output from IC7. The patterns produced are shown in Table 6. The inputs must not change during the pattern period. TABLE 6 : IC5 PATTERNS | SIDESTEP | A | В | С | D | | | IC5 | PI | N 1 | .0 P | TA | ERN | ī | | |----------|---|---|---|---|---|---|-----|----|-----|------|----|-----|---|---| | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | | 2 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | | 3 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | | 4 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | | 5 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | | 6 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | | 7 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | | 8 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | | 9 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 4.9.3.3 The number of complete count cycles in which IC5 pin 10 (and IC3 pin 12) level is '0' corresponds to the binary input number. Term x is increased by +1 on each of these cycles. The 'sidestepped' counts are distributed over the ten counts to reduce residual frequency-modulation of the oscillator output. #### 5. CIRCUIT DESCRIPTION - INTERPOLATION LOOP 1 #### 5.1 Introduction The Interpolation Loop 1 circuit is housed on printed-circuit panels D D(419/1/18039), E(419/1/18037), and F(419/1/18057). The Oscillator, Phase Filter, Phase and Frequency Comparator, and Lock Detector are on panel F: their action is identical with that of the corresponding Final Loop circuits on panel C and therefore will not be further described. The circuits providing the two inputs to the Phase and Frequency Comparator are on panels D and E. #### 5.2 First Variable Divider (Panel D, Figure 5) - 5.2.1 The 9 to 10MHz output from the Final Loop oscillator is applied from SK2 (A) via buffer/shaper TR6-TR5 to clock the variable divider. The divider is formed by IC4 and IC3, and operates on the same principles as those of the variable divider in the Final Loop. IC3 produces a count of eight and therefore the basic count is $10 \times 8 = 80$ . The extended count of IC4 (10 + x) can be varied between 11 and 20, so giving count values between 81 and 90. Values between 11 and 20 imply term x values between 1 and 10, and these are obtained by the permanent +1 sidestep value produced by the levels to which pins 7, 12, and 13 of IC4 are returned. - 5.2.2 The count output is taken via buffer TR4 to clock IC5, which is connected as a divide-by-two circuit producing an output of 1 to 1 mark-space ratio. The Q output from IC5 is applied to driver stage TR2-TR3 to produced one input to the mixer circuit: this input is applied via a 90kHz low-pass filter to the transfer gates IC2A, B, C, and D which form the mixer. #### 5.3 $\div 2$ Fixed Divider (Panel D, Figure 5) The lMHz REF input is applied via buffer TRl to clock IClB, which is connected as a divide-by-two stage producing a l to l mark-space ratio output. This divider forms the first part of the fixed divide-by-ten function of the loop: the second $(\div 5)$ portion is on panel E. The Q and $\overline{Q}$ outputs are applied to the mixer as anti-phase switching signals. #### 5.4 Mixer (Panel D, Figure 5) A mixer circuit of the form shown in Figure (k) is formed by transfer gates IC2A, B, C, and D. The two conducting elements are switched in anti-phase at 500kHz by IClB, producing alternating current paths in Tl primary for the output from TR2-TR3. The resultant output from Tl secondary contains both sum and difference frequencies: the sum (USB) is selected by a 550 to 562kHz band-pass filter, and fed to SK3(3) as REF. OUT. #### 5.5 ÷5 Fixed Divider (Panel E, Figure 6) The selected upper sideband output from the mixer is taken from SK3(3) of panel D and applied via SK3(A) of panel E to FL1, a 550 to $562 \mathrm{kHz}$ band-pass filter. The filter output is fed via buffer/shaper TR5-TR4 to clock IC6, which is a decade counter connected to reset on every fifth applied clock pulse by connecting the Q5 output to the 'Reset' input. The output is taken from Q2 to SK1(13). This $\div 5$ divider forms the second part of the fixed $\div 10$ function providing one input to the Comparator on panel F. FIG (k) BASIC MIXER CIRCUIT #### 5.6 Second Variable Divider (Panel E, Figure 6) The Second Variable Divider on panel E is identical with the First Variable Divider on panel D, and is therefore not further described. On panel E, the COUNT output is taken via TR3, IClC, and IClD to provide '1-0-1' SLAVE pulses to the Comparator on panel F. ### 5.7 Control of Divider Term Values (Panels E and D, Figures 6 and 5) The control of term values applied to IC3 on panel E and, via SK1(L, K, J, H), to IC4 on panel D is identical with that employed to control the 'units' values applied to IC3 and IC4 on panel B (q.v.). However, a permanent +1 'sidestep' value is applied to IC3 on panel E and to IC4 on panel D by the levels to which pins 7, 12, and 13 of both ICs are returned. ### 6. CIRCUIT DESCRIPTION - INTERPOLATION LOOP 2 Interpolation Loop 2 is identical with Interpolation Loop 1. The same hardware is used. Loop 2 is therefore not separately described. #### 7. CIRCUIT DESCRIPTION - OUTPUT LOOP #### 7.1 Introduction The Output Loop is housed on panels G(419/1/18055), H(419/1/18035), and J(419/1/18047). It is similar to the two Interpolation Loops and therefore does not require a full separate description. The differences are: - (1) The division ratios of the variable dividers. - (2) The widths of the band-pass filters. - (3) The oscillator circuit. These parts of the circuit will be fully described. #### 7.2 Variable Dividers (Panel G, Figure 8 and Panel H, Figure 9) - 7.2.1 The second variable divider (panel H) is fed from the oscillator output via a further ÷10 circuit formed by IC3. The input to pin 7 appears at the output of a ÷5 circuit on pin 2, which is connected to the input of a further ÷2 circuit at pin 12. An output at 1/10 input (pin 7) frequency is obtained from pin 15, and is applied via buffer TR4 to clock IC5 of the variable divider. - 7.2.2 The divider circuits proper on panels G and H are identical with those of the Interpolation Loops, except that variable term values can be applied to both ICs. The required count range is from 56 to 85, one unit change causing a lMHz change in output frequency. A count of 56 indicates OMHz, i.e. a receiver tuning frequency below lMHz. Counts of 66 and 76 indicate receiver tuning frequencies of lOMHz and 20MHz respectively. The relationship between the two input 4-bit binary numbers defining (and corresponding to) 'units' and 'tens' of MHz and the count value is therefore not direct. In the 'units' circuit (IC5) the relationship shown in Table 7 applies. TABLE 7 : IC5 UNITS RELATIONSHIP | INPUT NO(MHz) | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | |---------------|---|---|---|---|---|---|---|---|---|---| | COUNT VALUE | 6 | 7 | 8 | 9 | 0 | 1 | 2 | 3 | 4 | 5 | In the 'tens' circuit (IC6) the relationship shown in Table 8 applies. TABLE 8: IC6 TENS RELATIONSHIP | INPUT NO(MHzx10) | 0 | 1 | 2 | |------------------|------------------|--------------------|--------------------| | COUNT VALUE | 5 up to 3MHz | 6 from 10 to 13MHz | 7 from 20 to 23MHz | | | 6 from 3 to 9MHz | 7 from 14 to 19MHz | 8 from 24 to 29MHz | The parallel 4-bit binary number applied to panel H SKI(12, 19, 15, 7) defines the 'units' value, and the parallel two-bit binary number applie to panel H SKI(Q, 11) defines the 'tens' value. Both inputs must be modified to apply the correct code inputs to IC5 (units) and IC6 (tens) to produce the required count values. - 7.2.3 The 'units' input is modified by ICs 8, 9, 7, and 4. The output from IC7, in conjunction with the levels on pins 3 and 7 of IC4, produce a 4-bit input to AO, Al, A2, A3, of IC4 of value 11 for input values to BO, B1, B2, B3, of IC4 of 0 to 6, and of value 1 for input values of 7 to 9. - 7.2.4 The A and B inputs of IC4 are added, the sum appearing on SO, S1, S2, S3. These sum values are the required term-defining code input to IC5. The action can be seen in Table 9. | | | | | | , | | | | | | | | | |-------|-----|----|----|------|-----|----|----|------|-----|----|------|------|-------| | INPUT | (LS | | | (SB) | (LS | | | (SB) | (LS | | , (M | (SB) | COUNT | | VALUE | ВО | B1 | B2 | В3 | A0 | Al | A2 | A3 | S0 | S1 | S2 | S3 | VALUE | | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 6 | | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 7 | | 2 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 8 | | 3 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 9 | | 4 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | | 5 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | | 6 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | Ò | 0 | 0 | 2 | | 7 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 3 | | 8 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 4 | | 9 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0. | 1 | 0 | 1 | 5 | TABLE 9 : IC5 TERM-DEFINING CODES (A1 = A3 = (B0.B1.B2) + B3) - 7.2.5 From the input value/count relationships already defined, it can be seen that the 'tens' count produced by IC6 has two values for each value of input to SK1(Q, 11). The lower applies if the 'units' input value is 3 or less, and the higher applies if the 'units' input value is 4 or more. This is achieved by producing the SWA and SWB code inputs to IC6 from a combination of SK1(Q, 11) inputs and the two most significant bits (SK1 (7, 15)) of the 'units' input. When the units input is 3 or less, SK1(7 lovels are 0-0; otherwise, they are 1-0 or 0-1. - 7.2.6 The term-defining code input to IC6 is produced, in conjunction with the levels to which IC6 pins 3 and 10 are returned, by IC7B, IC8A, IC8B, and IC9. These gates form the function shown in Figure (1). FIG (1) IC6 CODE PRODUCTION The action over the range of counts can be seen from Table 10. In each 0 to 9 input units cycle, the tens count value is increased by 1 when the input units value is 4 or greater. TABLE 10 : IC6 CODE RANGE | MHz | COUNT | UNITS<br>TERM | В2 | В3 | LSB | MSB | A | В | TENS TERM VALUE | |--------------------|------------------------------------------------|--------------------------------|-----------|--------------|---------------------|-----------------------------------------|-----------------------|---------------|-----------------| | 0 : 3 | 5,6<br>!<br>!<br>59 | 6<br>!<br>!<br>9 | 0 1 0 | 0 1 0 | 0 | 0 1 1 | 00 | 0 1 0 | 5 | | 4 | 60<br>-<br>-<br>6'5 | 0<br> <br> <br> <br> <br> <br> | 0 | 0<br>0R<br>1 | <br> <br> <br> <br> | <br> <br> <br> <br> | 1 1 1 1 1 1 | 0 | 6 | | 10 | 66<br>69 | 6 9 | 00 | 0 0 | 1 | 0 | 1 | | | | 14<br>!<br>!<br>19 | 70<br>75 | 0 5 | 0 | 0<br>OR<br>1 | 1 1 1 | 0 | 0 | 1 | 7 | | 20<br>!<br>!<br>23 | 76<br> <br> <br> <br> <br> <br> <br> | 6<br> <br> <br> <br> | 0 1 1 0 | 0 1 0 | 0 ! ! ! ! ! ! ! ! | 1 !!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!! | !<br>!<br>!<br>!<br>O | 1 1 1 | | | 24 | 80<br> <br> <br> <br> <br> <br> <br> <br> <br> | 0<br>!<br>!<br>5 | 0 | O<br>OR<br>1 | 1 1 1 | !<br>!<br>!<br>! | 1 | 1 1 1 1 | 8 | ### 7.3 Band-Pass Filters (Panels G and H, Figures 8 and 9) The bandwidths of FL1 on panel G and FL1 on panel H are 553 to $589 \mathrm{kHz}$ . ### 7.4 Oscillator (Panel J, Figure 10) The 65-95 MHz output loop oscillator is formed by TR7, TR8, and associated components. The tuned circuit is formed by L4, D2, D3, and C18. The basic oscillator is a long-tailed pair with the tuned circuit in one half, the output being taken from the other half: the basic configuration is shown in Figure (m). FIG (m) BASIC OSCILLATOR CONFIGURATION Frequency control is exercised by variable capacitance diodes D2 and D3, as in the preceding oscillator circuits. Amplitude control is exercised by voltage clamp circuit D4-D5. The two diodes conduct only on the peaks of the tuned circuit waveform, and do not affect the level of bias applied to TR7. Output is taken from TR8 drain to provide a degree of isolation, and is fed via buffer stage TR9 to the output amplifiers formed by TR10, 11, 12, and 13. ## 8. <u>CIRCUIT DESCRIPTION - SECOND LOCAL OSCILLATOR (Panels K and L, Figures 11 and 12)</u> #### 8.1 Introduction The Second Local Oscillator is housed on panels &(419/1/18049) and K\$(419/1/18059). The oscillator, phase filter, and Phase Frequency Comparator are on panel &, while the two fixed dividers are on panel An output frequency of 63.6MHz is produced. Panel \*\*Is almost identical with panel J of the Output Loop, and therefore will not be further described. ### 8.2 Fixed ÷40 Divider (Panel M, Figure 11) The lMHz REF. input is applied from SK1(15) via level-changer TR4 to a $\div 4$ circuit formed by IC4B and IC4A. The 250kHz output clocks $\div 10$ circuit IC5, the output from which is a 25kHz square-wave fed to SK1(N). #### 8.3 Fixed ÷2544 Divider (Panel K, Figure 11) 8.3.1 This circuit is made up of three dividers in series, having ratios of 16, 3, and 53. The SLAVE input from the oscillator on panel L is applied via SK2(A) and buffer/level changer circuits to clock IC2. The output from IC2 is a square-wave at 1/16th SLAVE frequency, and is applied via ECL-to-CMOS level-changer TR2-TR3 to a conventional ÷3 circuit formed by IC3B and IC3A. The Q output from IC3A, at 1/48th SLAVE frequency, clocks the ÷53 circuit formed by IC8, IC9B, IC9A, IC6B, and associated gates. NOTE. The following text should be read in conjunction with waveform diagram Figure (n). - 8.3.2 The ÷53 circuit produces one '1-0-1' output pulse from IC6B-Q for every 53 clockpulses applied to pin 6 of IC8. The output pulses are one clock period in length. The basic count of IC8 is sixteen; the 53 value is made up of three counts of sixteen and one count of five. - 8.3.3 If the 'CASCADE' and 'ENP' inputs to IC8 are both '0', then the only used output produced by IC8 is Q3, a square-wave at 1/16th clock frequency. Q0, Q1, Q2, and Q3 together produce parallel 4-bit counts down from 15 to 0. If 'CASCADE' is '1', a '0-1-0' pulse is produced at '0' on each count of 0. Application of a '1' level to 'ENP' sets the four Q outputs to a value of 3 (Q0 = P0, Q1 = P1, Q2 = P2, Q3 = P3): when 'ENP' levels returns to '0' a count down from 3 to 0 takes place. - 8.3.4 The 'CASCADE' and 'ENP' inputs to IC8 are produced from the 'O' and 'Q3' outputs of IC8. 'ENP' is produced by IC6B, and 'CASCADE' is produced by IC9B and IC9A together with gates IC7C and IC7D. - 8.3.5 IC9B and IC9A form a ÷4 circuit which is clocked by IC8 Q3 output and is reset by the 'ENP' output from IC6B-Q. The 'CASCADE' output level from IC7D sets to '1' on the third O-1 clock transition after application of 'ENP', and returns to '0' on application of the next 'ENP' pulse. The 'ENP' pulses are '0' output pulses from IC8 which have been retimed in IC6B. - 8.3.6 Assume as a start point that 'CASCADE' (IC7D pin 11) level is '1' and that IC8 is at count 1 of a count from 15 to 0. At count 0 a '0' output is produced and is retimed to IC8 clock by IC6B. The retimed pulse, one clock period long, is applied to IC8 as 'ENP' and to IC9B and IC9A as reset. The reset input to IC9B and IC9A terminates the 'CASCADE' pulse by setting IC9A-Q level to '1'. The 'ENP' input to IC8 sets the Q outputs to a value of 3, from which the next count-down starts. - 8.3.7 At the end of the count-down from 3 to 0, three count-downs from 15 to 0 take place: at the commencement of each, IC8-Q3 level sets to 1, returning to logic 0 on count 8. IC8-Q3 output clocks IC9B. On the third 0-1 transition from IC8-Q3, 'CASCADE' sets to '1'. At the end of the third 15-0 count a '0' output pulse is produced and the cycle recommences. The period between '0' pulses from IC8 is three times 16 plus the preset value of three plus the two clock periods occupied by the '0' and 'ENP' pulses, i.e. (3 x 16) + 5 = 53 clock periods. The SLAVE OUT output to SK1(H), i.e. SLAVE IN $\div$ 2544, is taken from IC6B-Q via monostable IC6A. #### 9. CIRCUIT DESCRIPTION - LOCK INDICATOR #### 9.1 Introduction The Lock Indicator circuits are housed in panel A(419/1/18045). The lock states of all four synthesiser loops are sensed in conjunction with the state of the receiver manual tuning control. Two outputs are produced: - (a) Illumination of an LED when all loops are locked. - (b) Muting of Module 5 when out of lock. In addition to the circuits on panel A, the synthesiser power regulator panel carries five LED indicators, one for each loop. These indicate individual loop states, and are provided for servicing purposes. #### 9.2 Lock LED Circuit (Figure 2) The lock LED circuit senses the states of all five synthesiser loops. These inputs are applied to SKl(N, M, 12, 13, and 9). A 'l' level indicates 'in lock' in each case. IClA, IClB, and IC2A form a five-input Al function, the output of which is fed to IC4A and to the 'l-0' trigger input of IC5B. When all loops are in lock, the 'l' level at IC2A output in conjunction with the static $\overline{Q}$ 'l' level from IC5B renders TRl conducting, so illuminating the front-panel 'LOCK' LED connected to SKl(K). If one or more loops fall out of lock, IC2A output level changes to '0': a nominal looms 'l-0-1' pulse is produced on IC5B- $\overline{Q}$ , so holding IC4A output level at 'l' for at least 100 mS. If the out of lock situation lasts for more than looms, IC2A '0' output level maintains IC4A output at 'l' until lock is restored. A 'l' level at IC4A output shuts down TRl, so extinguishing the 'LOCK' LED. #### 9.3 'Mute' Circuit (Figure 2) The 'mute' circuit senses the lock states of all five synthesiser loops and the state of the receiver manual tuning control. The 'Final' loop is sensed on two lines, UP FINAL and DOWN FINAL. These indicate ### (b) 'ENP' PULSE PRODUCTION (c) 'CASCADE' PULSE PRODUCTION FIG.(n) WAVEFORM DIAGRAM FOR 2544 DIVIDER 9-27 whether 'Final' loop frequency is high or low relative to the lock frequency. UP/DOWN indicates whether the receiver manual tuning control is rotating to increase or to decrease frequency. When rotation ceases, the UP/DOWN level remains unchanged until rotation in the opposite direction commences. The sensing inputs are applied to SK1(N, M, 12, 13, 11, L, and 10). IC1A, IC2B, IC2D, IC2C, and IC3B form the logic function shown in Figure (p). FIG (p) MUTING LOGIC The combinations of input levels shown in Figure (p) are those which do not produce a muting output, i.e. SKI(H) level is '0' and SKI(J) level is '1'. Any other combination of input levels will produce a muting output, i.e. SKI(H) level is '1' and SKI(J) level is '0'. The action of IC5A is identical with that already described for IC5B, except that the 'minimum period' set by IC5A is nominally 20mS. #### 10. TEST DATA The procedure outlined in the following paragraphs forms a complete test procedure and need not be used to locate individual faults. In order to carry out this procedure it is necessary to use the special Test Set supplied by the manufacturer. Do not attempt any adjustment or tests without this equipment. #### 10.1 Test Equipment The following items of test equipment are required: Test Set (special to type) Plessey part no.630/1/35049 Oscilloscope (general purpose) Extender Card (special to type) Plessey part no.419/1/18069 Digital Voltmeter (DVM) Counter, 100MHz e.g. Racal 9911 RF Millivoltmeter Spurious Frequency Deviation Meter, 630/1/35050 #### 10.2 Alignment and Functional Tests Remove all the slide in printed circuit panels (A to L) from the module and connect the counter to SKTB on the rear panel of the module. Connect the lMHz output from the test set to SKTA on the rear panel of the module and also connect to the counter to act as an external reference. #### 10.2.1 Power Supplies Connect the module to the Test Set and set the ON/OFF switch to the ON position. Monitor the 9V, 15V, 24V and 70V supplies on the Test Set meter to ensure that the supplies are present. Connect the DVM to pin 13 of the regulator board and adjust R2 to give a $3V \pm 50 \text{mV}$ reading on the DVM. Check the following voltages on the regulator board with respect to 0V: Pin 24 - $$6V \pm .3V$$ Pin 19 - $12V \pm .6V$ #### 10.2.2 Final Loop Insert printed circuit panels A and B into the module and panel C via the extender card. Set the frequency on the Test Set to 29.99999MHz and connect the probe of the oscilloscope to the collector of TR6, panel C. Set the frequency on the Test Set to zero (using the FREQUENCY '0'/SETT-ING switch), Cl6 on panel C to mid-position and adjust L3 on panel C to give a 20% mark to space ratio display on the oscilloscope. Reset the frequency to 29.99999 (FREQUENCY '0'/SETTING switch to 'SETTING') and adjust Cl6 for a 80% mark to space ratio on the oscilloscope. Repeat the above test until both conditions are met to within + 3%. (NOTE: The pulse train is at a frequency of $10 \mathrm{kHz}$ and the pulse amplitude is approximately 10 and 15V). Check that Dl on the regulator panel is illuminated. Connect the count er to SKT2 pin 'a' on the rear panel of the module. Set the FREQUENCY 'O'/SETTING switch to 'O' and check that the frequency is 9.000MHz. Set the switch to 'SETTING' and check that the frequency is 9.999MHz. Remove printed circuit panel C and the extender card from the module and refit panel C into the module. #### 10.2.3 <u>Interpolation Loop 1</u> Insert printed circuit panels D, E and, via extender card, F into the first Interpolation Loop position in the module (positions 4D, 5E and 6F). Repeat the procedure in paragraph 10.2.2 adjusting L3 and C16 on panel F as before. Ensure that D2 on the regulator panel is illuminated. Check the frequencies as in paragraph 10.2.2 and note that the respective readings on the frequency counter are 9.0000MHz and 9.9999MHz. (NOTE: The pulse train frequency is approximately 110kHz). Remove printed circuit panel F and the extender card from the module and refit panel F into the correct position in the module. #### 10.2.4 Interpolation Loop 2 Insert the second set of D, E and, via extender card, F into the 2nd Interpolation Loop positions in the module (positions 7D, 8E and 9F). Repeat the procedure in paragraph 10.2.2 adjusting L3 and C16 on panel F as before. Ensure that D3 on the regulator panel is illuminated. Check the frequencies as in paragraph 10.2.2 and note that the respective readings on the frequency counter are 9.0000MHz and 9.9999MHz. Remove printed circuit panel F and the extender card from the module and refit panel F into the correct position in the module. #### 10.2.5 Output Loop Insert printed circuit panels G and H into the correct positions in the module. On panel J set R58 fully anticlockwise and then insert into the module, via the extender card, in the correct position. Connect the DVM to the collector of TR16 and adjust R58 to give a reading of +60V +0.5V. Connect the oscilloscope probe to the collector of TR6 on panel J and, by switching between the 'O' and 'SETTING' position on the FREQUENCY switch, adjust L4 such that the Mark-Space and Space-Mark ratios respectively are equal. Check that the ratio of Mark-Space is not more than 19-1 and conversely the Space-Mark ratio. Connect the frequency counter to SKTB and SKTD in turn ensuring that when the frequency switch is in the 'O' position the count is 65MHz and in the 'SETTING' position is 94.99999MHz. Check that D4 on the regulator panel is illuminated. Insert panel J into its normal position in the module. #### 10.2.6 2nd LO Loop Insert printed circuit panel into the module. On panel set R58 fully anticlockwise and then insert into the module via the extender card. Connect the DVM to the collector of TR16 and adjust R58 to give a reading of 18V + 0.25V. Connect the oscilloscope probe to TR6 collector and adjust L4 to give a 1:1 Mark/Space ratio, within 10%. Connect the frequency counter to SKTC and E and check that the frequency is 63.60000MHz. Check that D5 on the regulator panel is illuminated. #### 10.2.7 Lock Indication Lamp Check that all of the 5 LED's (Dl to D5) are illuminated on the regulator panel for frequency settings of '0' and 29.99999MHz ('0' and 'SETT-ING' on frequency switch). Check that the green LED indicator marked 'IN LOCK', on the test set, is illuminated. #### 10.2.8 Mute Connect the oscilloscope probe to the "MUTE O/P" terminal on the Test Set (this O/P is connected to pin 30 on the synthesiser). Set the frequency on the Test Set to 0.00600MHz, and "UP/DOWN" switch to the 'UP' position. Check that, when the frequency switch is switched alternately between '0' and 'SETTING'. the 'MUTE' pulse only only occurs on the oscilloscope when switching from 'SETTING' to '0'. Check that the 'MUTE' pulse width is 15 to 35mS. Set the "UP/DOWN" switch to the 'DOWN' position and repeat the above test checking that the 'MUTE' pulse only occurs when switching from 'SETTING' to '0'. (NOTE: If when switching from '0' to 'SETTING' a spurious pulse is seen repeat the test at another frequency between 3 and $7\,\mathrm{kHz}$ ). #### 10.2.9 Output Levels Connect the RF Millivoltmeter, together with the 50 ohm load, to SKTS B, C, D and E in turn. Check that the output levels from these sockets are are between 570 to 880mV. Connect the frequency counter to SKTB and select, in turn, the frequencies shown in Table 1. Check that the counter readings conform to the readings shown in Table 11. TABLE 11 : OUTPUT FREQUENCY LEVELS | Setting (MHz) | Counter Reading | |---------------|-----------------| | 11.1111 | 76.1111 | | 22.2222 | 87.2222 | | 23.3333 | 88.3333 | | 24.4444 | 89.4444 | | 25.5555 | 90.5555 | | 26.6666 | 91.6666 | | 27.7777 | 92.7777 | | 28.8888 | 93.8888 | | 29.9999 | 94.9999 | | 00.0000 | 65.0000 | Check that all the five 'LOCK' lamps are illuminated for each setting. #### 10.2.10 'Jitter' Measurement Connect the 'Spurious Frequency Deviation Meter' and the oscilloscope to SKTB, and measure the peak frequency deviation at the following settings of LO1: ``` 00.00000MHz ) Reading should 29.99999MHz ) be not more than 2Hz peak. 13.50000MHz ) ``` Connect the 'Frequency Deviation Meter' and the oscilloscope to SKTC and measure the peak deviation at LO2. The readings should be the same as for LO1. 10.3 The module should be inspected to ensure that no damage has been caused during testing. ### 11. COMPONENT LISTS Main Assembly (630/1/32989/001) Panel Electronic Circuit A (419/1/18045) | Circuit | _ | | | |--------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | | -<br>-<br>-<br>C1,7,9,10<br>C3,4<br>C2<br>C5<br>C6<br>C8<br>IC2<br>IC4<br>IC1<br>IC3<br>IC5<br>R9,10<br>R8<br>R1-7,11,<br>12<br>TR1<br>SK1 | Panel Printed Circuit Socket Semi-Conductor Socket Semi-Conductor Capacitor 0.01uF + 10% 100V Capacitor 0.22uF + 5% 100V Capacitor 10uF + 20% 35V Capacitor 12uF + 20% 6.3V Capacitor 22uF + 20% 6.3V Capacitor 22uF + 20% 16V Integrated Circuit | Plessey Texas 14L DIL C931402 Texas 16L DIL C931602 Erie 8121M-X7R Siemens B32560 ITT TAG ITT TAG ITT TAG ITT TAG ITT TAG Motorola MC14001CP Motorola MC14011CP Motorola MC14012CP Motorola MC14025CP RCA CD4098BE Electrosil TR4 Electrosil TR4 Allen Bradley Type C8 Ferranti ZTX108L Berg 15-way D/Row 65000-215 | 419/2/18046<br>508/4/22096/002<br>508/4/22096/003<br>400/4/20673/002<br>435/4/90317/017<br>402/4/57057/008<br>402/4/57057/009<br>445/4/02383/001<br>445/4/02383/011<br>445/4/02383/012<br>445/4/02383/012<br>445/4/02383/012<br>445/4/02383/012<br>445/4/02383/012<br>445/4/02395<br>403/4/05523/100<br>403/4/05525/220<br>403/4/04361/003<br>417/4/02039/012<br>508/9/22101/002 | ## Panel Electronic Circuit B (419/1/18041) | Circuit<br>Ref. | Description and Tolerance | Manufacturer and Ref. | Down N. | |-------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | -<br>-<br>C12<br>C1-3,5,6,<br>8,9,11<br>C4,10<br>C7<br>L1<br>IC10<br> C2<br>IC9<br>IC8<br>IC11 | Panel Printed Circuit Socket Semi-Conductor Socket Semi-Conductor Capacitor 4.7nF + 10% 100V Capacitor 10nF + 10% 100V Capacitor 10uF + 20% 16V Capacitor 22uF + 20% 6.3V Inductor 4.7uH + 10% Integrated Circuit | Plessey Texas 14L DIL C931402 Texas 16L DIL C931602 Erie 8111M-X7R Erie 8121M-X7R ITT TAG ITT TAG Sigma SC10 Motorola MC14001CP Motorola MC14008CP Motorola MC14011CP Motorola MC14028CP Motorola MC14069CP | Part No. 419/2/18042 508/4/22096/002 508/4/22096/003 400/4/21280/001 400/4/20673/002 402/4/57057/008 402/4/57057/012 406/4/31749/001 445/4/02383/001 445/4/02383/011 445/4/02383/028 445/4/02383/069 | ## Panel Electronic Circuit B (Cont'd) | Circuit<br>Ref. | Description and Tolerance | Manufacturer and Def | D | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | IC1<br>IC3<br>IC4<br>IC7<br>IC5<br>R1,9,13<br>R3,4,10<br>R2,12<br>R42-53<br>R6<br>R8<br>R7<br>R14<br> 11<br>R15-27<br>R28,29<br>R5<br>R30-41,54<br>D1-10<br>TR1,3,4<br>TR2<br>SK2 | Integrated Circuit Integrated Circuit Integrated Circuit Integrated Circuit Integrated Circuit Integrated Circuit Resistor 47R + 2% 0.25W Resistor 560R + 2% 0.25W Resistor 1k + 2% 0.25W Resistor 2.2k + 2% 0.25W Resistor 3.3k + 2% 0.25W Resistor 6.8k + 2% 0.25W Resistor 8.2k + 2% 0.25W Resistor 10k + 2% 0.25W Resistor 10k + 2% 0.25W Resistor 10k + 2% 0.25W Resistor 10k + 2% 0.25W Resistor 100k | Manufacturer and Ref. Motorola MC14518CP Plessey SP8311M Plessey SP8317M Plessey SP8323M Plessey SP8325M Electrosil TR4 Elect | Part No. 445/4/02383/518 445/4/03085 445/4/03087 445/4/03089 403/4/05521/470 403/4/05522/470 403/4/05523/100 403/4/05523/200 403/4/05523/220 403/4/05523/820 403/4/05523/820 403/4/05524/100 403/4/05525/100 403/4/05525/100 403/4/05525/100 403/4/05525/180 403/4/05720 417/4/01873 417/4/01874 508/9/22101/002 | ## Panel Electronic Circuit C (419/1/18043) | Circuit | | | | |---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | | -<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>- | Panel Printed Circuit Screen Box Screen Box Socket Semi-Conductor Capacitor 15pF + 5% 100V Capacitor 1nF + 10% 100V Capacitor 10nF + 10% 100V Capacitor 4.7nF + 2.5% 30V Capacitor 4.7nF + 5% 400V Capacitor 47nF + 2% 160V Capacitor 0.1uF + 5% 100V Capacitor 0.22uF + 5% 100V Capacitor 2.2uF + 20% 35V Capacitor 10uF + 20% 35V Capacitor 10uF + 20% 35V Capacitor Variable 5-60pF Inductor 100uH + 10% | Plessey Plessey Plessey Texas 14L DIL C931402 Erie 8121M-100-COG Erie 8121M-100-X7R Erie 8121M-X7R Suflex HSC30 * Siemens B32560 Wima Tropyfol M Series Siemens B32560 Siemens B32560 ITT TAG ITT TAG ITT TAG Mullard 80801001 Sigma SC30 | 419/2/18044<br>630/2/33038/001<br>630/2/33038/002<br>508/4/22096/002<br>400/4/30011/105<br>400/4/20673/001<br>400/4/20673/002<br>437/4/30011/105<br>435/4/90317/027<br>435/4/98018/054<br>435/4/90317/014<br>435/4/90317/014<br>435/4/90317/014<br>435/4/57057/004<br>402/4/57057/008<br>402/4/57057/006<br>401/4/32132/001<br>406/4/31753/036 | \* see Mel In B 032 ### Panel Electronic Circuit C (Cont'd) | Circuit | | | | |-----------|---------------------------------------|--------------------------------|-----------------| | Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | | | | | | | L1 | Inductor 53.8mH | Plessey | 406/9/29666/006 | | L2 | Inductor 538mH | Plessey | 406/9/29666/007 | | L3 | Inductor 2.4uH | Plessey | 406/9/29664/001 | | ICl | Integrated Circuit | Motorola MC14011CP | 445/4/02383/011 | | IC2,3 | Integrated Circuit | Motorola MC14013CP | 445/4/02383/013 | | R7,34,35 | Resistor 47R + 2% 0.25W | Electrosil TR4 | 403/4/05521/470 | | R11 | Resistor 100R + 2% 0.25W | Electrosil TR4 | 403/4/05522/100 | | R32 | Resistor $180R + 2\% 0.25W$ | Electrosil TR4 | 403/4/05522/180 | | R31 | Resistor 330R $\pm$ 2% 0.25W | Electrosil TR4 | 403/4/05522/330 | | R17,33 | Resistor 390R $\pm$ 2% 0.25W | Electrosil TR4 | 403/4/05522/390 | | R6,8,23, | Resistor lk $\pm \frac{1}{2}$ % 0.25W | Electrosil TR4 | 403/4/05623/100 | | 26 | _ | | | | R23 | Resistor 1.5k <u>+</u> 2% 0.25W | Electrosil TR4 | 403/4/05523/150 | | R21 | Resistor 2.2k $\pm$ 2% 0.25W | Electrosil TR4 | 403/4/05523/220 | | R14 | Resistor $2.7k + 2\% 0.25W$ | Electrosil TR4 | 403/4/05523/270 | | R22 | Resistor 3.9k $\pm$ 2% 0.25W | Electrosil TR4 | 403/4/05523/390 | | R16 | Resistor $4.7k \pm 2\% 0.25W$ | Electrosil TR4 | 403/4/05523/470 | | R12,13,20 | Resistor 8.2k $\pm$ 2% 0.25W | Electrosil TR4 | 403/4/05523/820 | | R30 | Resistor 15k <u>+</u> 2% 0.25W | Electrosil TR4 | 403/4/05524/150 | | R3,15 | Resistor 18k <u>+</u> 2% 0.25W | Electrosil TR4 | 403/4/05524/180 | | R10,19,25 | Resistor 33k <u>+</u> 2% 0.25W | Electrosil TR4 | 403/4/05524/330 | | R24 | Resistor 82k $\pm$ 2% 0.25W | Electrosil TR4 | 403/4/05524/820 | | R29 | Resistor $100k + 2\% 0.25W$ | Electrosil TR4 | 403/4/05525/100 | | R4,9 | Resistor $220k + 2\% 0.25W$ | Electrosil TR4 | 403/4/05525/220 | | R5 | Resistor $300k \pm 2\% 0.25W$ | Electrosil TR4 | 403/4/05525/300 | | R1,2 | Resistor lM <u>+</u> 5% | Allen Bradley Type C8 | 403/4/04361/003 | | D1,2,4-6 | Diode | Texas 1N4148 | 415/4/05720 | | D3 | Diode | Motorola MV2115 | 415/9/98905/014 | | TR1-3,6-8 | Transistor | Ferranti ZTX108L | 417/4/02039/012 | | TR5 | Transistor | Ferranti ZTX302L | 417/4/01875 | | TR9 | Transistor | Ferranti ZTX314L | 417/4/01873 | | TR4 | Transistor | Ferranti ZTX502L | 417/4/01876 | | SK2 | Socket PV Card | Berg 3-way D/Row<br>65000-203 | 508/9/22101/001 | | SK1 | Socket PV Card | Berg 15-way D/Row<br>65000-215 | 508/9/22101/002 | | | | | | #### Panel Electronic Circuit D (419/1/18039) | Circuit<br>Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | |-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------| | -<br>C3,5<br>C4<br>C1,8,10-<br>13 | Panel Printed Circuit Socket Semi-Conductor Capacitor 2.2nF + 2.5% 30V Capacitor 3.9nF + 2.5% 30V Capacitor 10nF + 10% 100V Capacitor 0.22uF + 5% 100V | Plessey Texas 14L DIL C931402 Suflex HSC30 <sup>*</sup> Suflex HSC30 <sup>*</sup> Erie 8121M-X7R Siemens B38560 | 419/2/18040<br>508/4/22096/002<br>437/9/30043/002<br>437/4/30011/080<br>400/4/20673/002 | | C2 | Capacitor 0.22ur <u>+</u> 5% 100V<br>Capacitor luF <u>+</u> 20% 35V | ITT TAG | 402/4/57057/003 | see Med IMB 082 #### Panel Electronic Circuit D (Cont'd) | Circuit | | | T | |-----------|---------------------------------|--------------------------------|-----------------| | Ref. | Description and Tolerance | Manufactures and Daf | D . 17 | | Reli | bescription and lorerance | Manufacturer and Ref. | Part No. | | C6,14 | Capacitor 10uF + 20% 16V | ITT TAG | 402/4/57057/008 | | C9 | Capacitor 22uF + 20% 6.3V | ITT TAG | 402/4/57057/008 | | L3 | Inductor 4.7uH + 10% | Sigma SC10 | 406/4/31749/001 | | L1,2 | Inductor 2.7uH + 10% | Campion 553-3635-42 | 406/4/31748/042 | | FL1 | Ceramic Filter | Vemitron TL16 x 40- | 422/9/07782 | | | 72252 | 556-1 | 422/3/01/02 | | IC1,5 | Integrated Circuit | Motorola MC14013CP | 445/4/02383/013 | | IC2 | Integrated Circuit | Motorola MC14066CP | 445/4/02383/066 | | IC4 | Integrated Circuit | Plessey SP8311M | 445/4/03085 | | IC3 | Integrated Circuit | Plessey SP8323M | 445/4/03088 | | R7,17,20 | Resistor 47R <u>+</u> 2% 0.25W | Electrosil TR4 | 403/4/05521/470 | | R16,21,22 | Resistor 470R <u>+</u> 2% 0.25W | Electrosil TR4 | 403/4/05522/470 | | R1,14 | Resistor $560R \pm 2\%$ 0.25W | Electrosil TR4 | 403/4/05522/560 | | R4 | Resistor 1.5k $\pm$ 2% 0.25W | Electrosil TR4 | 403/4/05523/150 | | R5 | Resistor $2.2k + 2\% 0.25W$ | Electrosil TR4 | 403/4/05523/220 | | R3,19 | Resistor $3.3k \pm 2\% 0.25W$ | Electrosil TR4 | 403/4/05523/330 | | R18 | Resistor $6.8k + 2\% 0.25W$ | Electrosil TR4 | 403/4/05523/680 | | R6 | Resistor $8.2k \pm 2\% 0.25W$ | Electrosil TR4 | 403/4/05523/820 | | R15 | Resistor 10k + 2% 0.25W | Electrosil TR4 | 403/4/05524/100 | | R10-13 | Resistor $47k + 2\% 0.25W$ | Electrosil TR4 | 403/4/05524/470 | | R2 | Resistor 180k <u>+</u> 2% 0.25W | Electrosil TR4 | 403/4/05525/180 | | T1 | Transformer | Plessey | 406/9/29657/012 | | TR2 | Transistor | Ferranti ZTX302L | 417/4/01875 | | TR1,4,5 | Transistor | Ferranti ZTX314L | 417/4/01873 | | TR6 | Transistor | Ferranti ZTX320L | 417/4/01874 | | TR3 | Transistor | Ferranti ZTX502L | 417/4/01876 | | SK2 | Socket PV Card | Berg 3-way D/Row<br>65000-203 | 508/9/22101/001 | | SK1 | Socket PV Card | Berg 15-way D/Row<br>65000-215 | 508/9/22101/002 | ### Panel Electronic Circuit E (419/1/18037) | Circuit | 2 | | | |--------------------|--------------------------------------|-----------------------|------------------------------------------| | Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | | | | | | | _ | Panel Printed Circuit | Plessey | 419/2/18038 | | _ | Socket Semi-Conductor | Texas 14L DIL C931402 | 508/4/22096/002 | | - | Socket Semi-Conductor | Texas 16L DIL C931602 | 508/4/22096/003 | | C12 | Capacitor 4.7nF <u>+</u> 10%<br>100V | Erie 8111M-X7R | 400/4/21280/001 | | C1-4,6,8,<br>10,11 | Capacitor 10nF <u>+</u> 10% 100V | Erie 8121M-X7R | 400/4/20673/002 | | C7,9 | Capacitor 10uF + 20% 16V | ITT TAG | 402/4/57057/008 | | C5 | Capacitor 22uF + 20% 16V | ITT TAG | 402/4/57057/012 | | FL1 | Ceramic Filter | Vemitron TL16 x 40- | 422/9/07782 | | | | 556-2 | .22, ,, ,, ,, | | Ll | Inductor 4.7uH + 10% | Sigma SC10 | 406/4/31749/009 | | L2 | Inductor 100uH + 10% | Sigma SC30 | 406/4/31753/036 | | IC2 | Integrated Circuit | Motorola MC14001CP | 445/4/02383/001 | | IC3 | Integrated Circuit | Motorola MC14008CP | 445/4/02383/008 | | 1 | _ | | 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1 | #### Panel Electronic Circuit E (Cont'd) | Circuit | | | | |-----------|--------------------------------|-----------------------|-----------------| | Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | | | | | | | IC1 | Integrated Circuit | Motorola MC14011CP | 445/4/02383/011 | | IC6 | Integrated Circuit | Motorola MC14017CP | 445/4/02383/017 | | IC4 | Integrated Circuit | Plessey SP8311M | 445/4/03055 | | IC5 | Integrated Circuit | Plessey SP8323M | 445/4/03038 | | R4 | Resistor 47R <u>+</u> 2% 0.25W | Electrosil TR4 | 403/4/05521/470 | | R12 | Resistor $100R + 2\% 0.25W$ | Electrosil TR4 | 403/4/05522/100 | | R2,5 | Resistor $470R + 2\% 0.25W$ | Electrosil TR4 | 403/4/05522/470 | | R7 | Resistor $560R + 2\% 0.25W$ | Electrosil TR4 | 403/4/05522/560 | | R16 | Resistor 820R $\pm$ 2% 0.25W | Electrosil TR4 | 403/4/05522/820 | | R26-29 | Resistor $1k + 2\% 0.25W$ | Electrosil TR4 | 403/4/05523/100 | | R19 | Resistor $1.2k \pm 2\% 0.25W$ | Electrosil TR4 | 403/4/05523/120 | | R15 | Resistor 1.8k $\pm$ 2% 0.25W | Electrosil TR4 | 403/4/05523/180 | | R14 | Resistor $2.2k \pm 2\%$ 0.25W | Electrosil TR4 | 403/4/05523/220 | | R3 | Resistor $3.3k \pm 2\%$ 0.25W | Electrosil TR4 | 403/4/05523/330 | | R13 | Resistor $4.7k \pm 2\% 0.25W$ | Electrosil TR4 | 403/4/05523/470 | | R20 | Resistor $6.8k + 2\% 0.25W$ | Electrosil TR4 | 403/4/05523/680 | | R6,18 | Resistor $10k + 2\% 0.25W$ | Electrosil TR4 | 403/4/05524/100 | | R17 | Resistor $33k + 2\% 0.25W$ | Electrosil TR4 | 403/4/05524/330 | | R8-11 | Resistor $47k + 2\% 0.25W$ | Electrosil TR4 | 403/4/05524/470 | | R21 | Resistor $180k + 2\% 0.25W$ | Electrosil TR4 | 403/4/05525/180 | | R22-25,30 | Resistor lM ± 5% | Allen Bradley Type C8 | 403/4/04361/003 | | D1 | Diode | Texas 1N4148 | 415/4/05720 | | TR5 | Transistor | Ferranti ZTX108L | 417/4/02039/012 | | TR2,3 | Transistor | Ferranti ZTX314L | 417/4/01873 | | TR1 | Transistor | Ferranti ZTX320L | 417/4/01874 | | TR4 | Transistor | Ferranti ZTX510L | 417/4/98309/007 | | SK2,3 | Socket PV Card | Berg 3-way D/Row | 508/9/22101/001 | | | | 65000-203 | 500/0/00101/000 | | SK1 | Socket PV Card | Berg 15-way D/Row | 508/9/22101/002 | | | | 65000-215 | | | | | | | #### Panel Electronic Circuit F (419/1/18057) | Circuit<br>Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | |-----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Ker. | Description and Tolerance | Manufacturer and Ref. | rait NO. | | C6<br>C2,3<br>C18,19,21<br>C9,11<br>C2<br>C15 | Panel Printed Circuit Screen Box Screen Box Socket Semi-Conductor Capacitor 15pF + 5% 100V Capacitor 220pF + 5% 100V Capacitor 10nF + 10% 100V Capacitor 1nF + 2.5% 30V Capacitor 1nF + 10% 100V Capacitor 1nF + 5% 400V Capacitor 4.7nF + 5% 400V Capacitor 0.1nF + 5% 100V | Plessey Plessey Plessey Plessey Texas 14L DIL C931402 Erie 8121M-100-COG Erie 8121M-X7R Suflex HSC30* Erie 8121M-100-X7R Siemens B32560-250V Siemens B32560-100V | 419/2/18058<br>630/2/33038/001<br>630/2/33038/002<br>508/4/22096/002<br>400/4/20672/001<br>400/4/20672/003<br>400/4/20673/002<br>437/4/30011/021<br>400/4/20673/001<br>435/4/90317/027<br>435/4/90317/014 | | C14<br>C7,10,12 | Capacitor $0.22 \text{uF} + 5\% 100 \text{V}$<br>Capacitor $0.01 \text{uF} + 5\% 400 \text{V}$ | Siemens V32560-100V<br>Siemens B32560-250V | 435/4/90317/017<br>435/4/90317/029 | | C4<br>C5,22 | Capacitor 2.2uF <u>+</u> 20% 35V<br>Capacitor 10uF <u>+</u> 20% | ITT TAG ITT TAG | 402/4/57057/004<br>402/4/57057/008 | \* See Mod IMB 0 82 # Panel Electronic Circuit F (Cont'd) | Circuit | | | | |------------|-------------------------------|-----------------------------|-----------------| | Ref. | Description and Toleranc | e Manufacturer and Ref | Part No. | | C8,13,17 | Capacitor 10uF + 20% 35V | | rait NO. | | C16 | Capacitor Variable 5-60p | | 402/4/57057/00 | | L4,5 | Inductor 100uH + 10% | | 401/4/32132/00 | | L1 | Inductor 2.0mH | Sigma SC30 | 406/4/31753/03 | | L2 | Inductor 2.09mH | Plessey | 406/9/29666/00 | | L3 | Inductor 2.4mH | Plessey | 406/9/29666/00 | | ICI | Integrated Circuit | Plessey | 406/9/29664/00 | | IC2,3 | Integrated Circuit | Motorola MC14011CP | 445/4/02383/01 | | R7,34,35 | Integrated Circuit | Motorola MC14013CP | 445/4/02383/01 | | R17 | Resistor $47R + 2\% 0.25W$ | Electrosil TR4 | 403/4/05521/47 | | R11,18 | Resistor 56R + 2% 0.25W | Electrosil TR4 | 403/4/05521/56 | | R32 | Resistor 100R + 2% 0.25W | Electrosil TR4 | 403/4/05522/10 | | R31 | Resistor 180R + 2% 0.25W | Electrosil TR4 | 403/4/05522/18 | | R33 | Resistor 330R + 2% 0.25W | Electrosil TR4 | 403/4/05522/33 | | R6,8,23,26 | Resistor 390R + 2% 0.25W | Electrosil TR4 | 403/4/05522/390 | | R28 | | Electrosil TR4 | 403/4/05522/390 | | R21 | Resistor $1.5k + 2\% 0.25W$ | Electrosil TR4 | 403/4/05523/100 | | R14 | Resistor $2.2k \pm 2\% 0.25W$ | Electrosil TR4 | 403/4/05523/150 | | R22,25 | Resistor 2.7k $\pm$ 2% 0.25W | Electrosil TR4 | 403/4/05523/220 | | R16 | Resistor $3.9k \pm 2\% 0.25W$ | Electrosil TR4 | 403/4/05523/270 | | | Resistor $4.7k \pm 2\% 0.25W$ | Electrosil TR4 | 403/4/05523/390 | | R12,13,20 | Resistor $8.2k \pm 2\% 0.25W$ | Electrosil TR4 | 403/4/05523/470 | | R24 | Resistor $10k + 2\% 0.25W$ | Electrosil TR4 | 403/4/05523/820 | | R30 | Resistor $15k + 2\% 0.25W$ | Electrosil TR4 | 403/4/05524/100 | | R3,15 | Resistor 18k + 2% 0.25W | Electrosil TR4 | 403/4/05524/150 | | R10,19 | Resistor 33k + 2% 0.25W | · | 403/4/05524/180 | | R4,29 | Resistor 100k + 2% 0 25W | | 403/4/05524/330 | | R9 | Resistor 220k + 2% 0.25W | Electrosil TR4 | 403/4/05525/100 | | R.5 | Resistor 300k + 2% 0.25W | Electrosil TR4 | 403/4/05525/220 | | R1,2 | Resistor $1M + \frac{1}{5}\%$ | Electrosil TR4 | 403/4/05525/300 | | 04,5,6 | Diode | Allen Bradley Type C8 | 403/4/04361/003 | | 03 | Diode | Texas 1N4148 | 415/4/05720 | | TR1,2,3,6, | Transistor | Motorols MV2115 | 415/9/98905/014 | | 7,8 | - | Ferranti ZTX108L | 417/4/02039/012 | | CR5 | Transistor | Formanti ZEVOCA | | | TR9 | Transistor | Ferranti ZTX302L | 417/4/01875 | | TR4 | Transistor | Ferranti ZTX314L | 417/4/01873 | | K2 | Socket PV Card | Ferranti ZTX502L | 417/4/01876 | | | · Saru | Berg 3-way D/Row | 508/9/22101/001 | | K1 | Socket PV Card | 03000-203 | | | | 2. Gard | Berg 15-way D/Row 65000-215 | 508/9/22101/002 | | 1 | | 02000-512 | | # Panel Electronic Circuit G (419/1/18055) | | Description and Tolerance | Manufacturan - 1 n a | | |------------|---------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|-----------------------------------------------------------------------------------------| | ì | | Manufacturer and Ref. | Part No. | | C3,5<br>C4 | Panel Printed Circuit Socket Semi-Conductor Capacitor 2.2pF + 2.5% 30V Capacitor 3.9pF + 2.5% 30V Capacitor 10pF +80% -20% 100V | Plessey Texas 14L DIL C931402 Suflex HSC30* Suflex HSC30* Erie 8121C-100 | 419/2/18056<br>508/4/22096/002<br>437/9/30043/002<br>437/4/30011/080<br>400/4/19506/002 | PR2250G Sect.4 ### Panel Electronic Circuit G (Cont'd) | Circuit | | | | |-----------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | | Ref. C7 C2 C6,14 C9 FL1 L3 L1,2 IC1,5 IC2 IC4 IC3 R7,17,20 R16,21,22 R1,14 R4 R5 R3,19 R18 R6 R15 R8-13 R2 T1 TR2 TR1,4,5 | Capacitor 0.22uF + 5% 100V Capacitor 1uF + 20% 35V Capacitor 10uF + 20% 16V Capacitor 22uF + 20% 6.3V Capacitor 22uF + 20% 6.3V Ceramic Filter Inductor 4.7uH + 10% Inductor 2.7uH + 10% Integrated Circuit Integrated Circuit Integrated Circuit Integrated Circuit Resistor 47R + 2% 0.25W Resistor 470R + 2% 0.25W Resistor 1.5k + 2% 0.25W Resistor 2.2k + 2% 0.25W Resistor 3.3k + 2% 0.25W Resistor 6.8k + 2% 0.25W Resistor 8.2k + 2% 0.25W Resistor 10k 180k + 2% 0.25W Transformer Transistor | Manufacturer and Ref. Siemens B32560-100 ITT TAG ITT TAG ITT TAG ITT TAG Vemitron TL 40 x 64- 571-1 Sigma SC10 Cambion 553-3635-42 Motorola MC14013CP Motorola MC14066CP Plessey SP8311M Plessey SP8323M Electrosil TR4 | Part No. 435/4/90317/017 402/4/57057/003 402/4/57057/008 402/4/57057/012 422/9/07783 406/4/31749/001 406/4/31748/042 445/4/02383/013 445/4/02383/066 445/4/0388 403/4/05521/470 403/4/05522/470 403/4/05523/150 403/4/05523/150 403/4/05523/150 403/4/05523/150 403/4/05523/200 403/4/05523/200 403/4/05523/200 403/4/05523/820 403/4/05524/100 403/4/05524/100 403/4/05524/100 403/4/05525/180 406/9/29657/012 417/4/01875 417/4/01873 | | TR6 | Transistor | Ferranti ZTX320L | 417/4/01874 | | TR3 | Transistor | Ferranti ZTX502L | 417/4/01876 | | SK2,3 | Socket PV Card | Berg 3-way D/Row<br>65000-203 | 508/9/22101/001 | | SK1 | Socket PV Card | Berg 15-way D/Row<br>65000-215 | 508/9/22101/002 | ### Panel Printed Circuit H (419/1/18035) | Circuit | | | | |-----------|-----------------------------------------------|-----------------------|-----------------| | Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | | | | | | | _ | Panel Printed Circuit | Plessey | 419/2/18036 | | - | Socket Semi-Conductor | Texas 14L DIL C931402 | 508/4/22096/002 | | _ | Socket Semi-Conductor | Texas 16L DIL C931602 | 508/4/22096/003 | | C1,4-6,9, | Capacitor $4.7 \text{nF} + 10\% 100 \text{V}$ | Erie 8111M-X7R | 400/4/21280/001 | | 13,16 | _ | | | | C2,7,12, | Capacitor 10nF <u>+</u> 10% 100V | Erie 8121M-X7R | 400/4/20673/002 | | 14,16,17 | _ | | | | C8 | Capacitor $0.1 \text{uF} + 5\% 100 \text{V}$ | Siemens B32560 | 435/4/90317/014 | | C18 | Capacitor luF + $\frac{1}{20}$ % 35V | ITT Tag | 402/4/57057/003 | | C3,10 | Capacitor 10uF + 20% 16V | ITT Tag | 402/4/57057/008 | | C11,15 | Capacitor 22uF + 20% 16V | ITT Tag | 402/4/57057/009 | | FL1 | Ceramic Filter | Vermitron TL 40 x 64- | 422/9/07783 | | | | 5711-2 | · | | L1,4 | Inductor 4.7uH + 10% | Sigma SC10 | 406/4/31749/001 | | | | _ | · · · | | ' | ' | · · | į | | Circuit | | | | |-----------|--------------------------------------|--------------------------------|-----------------------------------------| | Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | | - 0 | | | Ture No. | | L2 | Inductor 10uH + 10% | Sigma SC30 | 406/4/31753/024 | | L3, | Inductor 100uH + 10% | Sigma SC30 | 406/4/31753/036 | | IC7 | Integrated Circuit | Motorola MC14001CP | 445/4/02383/001 | | IC4 | Integrated Circuit | Motorola MC14008CP | 445/4/02383/008 | | IC2 | Integrated Circuit | Motorols MC14017CP | 445/4/01283/017 | | IC8 | Integrated Circuit | Motorola MC14023CP | 445/4/02383/023 | | IC9 | Integrated Circuit | Motorola MC14507CP | 445/4/02383/507 | | ICl | Integrated Circuit | Motorola MC10102P | 445/4/03041/003 | | IC3 | Integrated Circuit | Motorola MC10138P | 445/4/03041/039 | | IC5 | Integrated Circuit | Plessey SP8311M | 445/4/03085 | | IC6 | Integrated Circuit | Plessey SP8323M | 445/4/03088 | | R5 | Resistor 47R + 2% 0.25W | Electrosil TR4 | 403/4/05521/470 | | R20,30 | Resistor 100R + 2% 0.25W | Electrosil TR4 | 403/4/05522/100 | | R11 | Resistor 180R $\pm$ 2% 0.25W | Electrosil TR4 | 403/4/05522/180 | | R1,8 | Resistor 220R $\pm$ 2% 0.25W | Electrosil TR4 | 403/4/05522/220 | | R12,15- | Resistor $560R + 2\% 0.25W$ | Electrosil TR4 | 403/4/05522/560 | | 19,22 | _ | | , ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | | R10 | Resistor 820R + 2% 0.25W | Electrosil TR4 | 403/4/05522/820 | | R37-42 | Resistor $1k + \overline{2}\%$ 0.25W | Electrosil TR4 | 403/4/05523/100 | | R4 | Resistor $1.2k + 2\% 0.25W$ | Electrosil TR4 | 403/4/05523/120 | | R9 | Resistor 1.8k $\pm$ 2% 0.25W | Electrosil TR4 | 403/4/05523/180 | | R3,14 | Resistor 2.2k $\pm$ 2% 0.25W | Electrosil TR4 | 403/4/05523/220 | | R2 | Resistor 3.3k $\pm$ 2% 0.25W | Electrosil TR4 | 403/4/05523/330 | | R29 | Resistor 4.7k $\pm$ 2% 0.25W | Electrosil TR4 | 403/4/05523/470 | | R7,21 | Resistor $10k + 2\% 0.25W$ | Electrosil TR4 | 403/4/05524/100 | | R6 | Resistor 33k $\pm$ 2% 0.25W | Electrosil TR4 | 403/4/05524/330 | | R23-28 | Resistor $47k + 2\% 0.25W$ | Electrosil TR4 | 403/4/05524/470 | | R13 | Resistor 180k + 2% 0.25W | Electrosil TR4 | 403/4/05525/180 | | R31-36,43 | Resistor $1M + \overline{5}\%$ | Allen Bradley Type C8 | 403/4/04361/003 | | D2 | Diode | Texas iN4001 | 415/9/98466/001 | | D1 | Diode | Texas 1N4148 | 415/4/05720 | | TR2 | Transistor | Ferranti ZTX108L | 417/4/02039/012 | | TR4,5 | Transistor | Ferranti ZTX314L | 417/4/01873 | | TR1 | Transistor | Ferranti ZTX320L | 417/4/01874 | | TR3 | Transistor | Ferranti ZTX510L | 417/4/98309/007 | | SK2,3 | Socket PV Card | Berg 3-way D/Row<br>65000-203 | 508/9/22101/001 | | SK1 | Socket PV Card | Berg 15-way D/Row<br>65000-215 | 508/9/22101/002 | ## Panel Electronic Circuit J (419/1/18047) | Circuit<br>Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | |-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------| | -<br>-<br>-<br>-<br>C11,13<br>C15 | Panel Printed Circuit Screen Screen Box Screen Box Socket Semi-Conductor Capacitor 180pF + 2.5% 30V Capacitor 2,7000pF + 2.5% 30V | Plessey Plessey Plessey Plessey Texas 14L DIL C931402 Suflex HSC 30V * Suflex HSC 30V* | 419/2/18048<br>630/2/33037/001<br>630/2/33037/002<br>508/4/22096/002<br>437/4/30011/015<br>437/4/30011/104 | | Circuit | | Manufacturer and | | |---------------|-------------------------------------------------------------|------------------------------------------|------------------------------------| | Ref. | Description and Tolerance | Ref. | Part No. | | C6 | Capacitor 15pF + 5% 100V | F.: 0101y 100 coo | 100/1/00/75/100 | | C7,21 | Capacitor 100pF $\pm$ 5% 100V Capacitor 100pF $\pm$ 5% 100V | Erie 8121M-100-COG | 400/4/20672/001 | | C3,4 | Capacitor 220pF + 5% 100V | Erie 8121M-100-COG<br>Erie 8121M-100-COG | 400/4/20672/002 | | C18 | Capacitor 1,000pF + 10% | Erie 8121M-100-COG<br>Erie 8121M-100-X7R | 400/4/20672/003 400/4/20673/001 | | | 100v | Life 0121M-100-X/K | 400/4/206/3/001 | | C20,22-27, | Capacitor 4,700pF + 10% | Erie 8111M-X7R | 400/4/21280/001 | | 29-33,35,36 | 100v | | 100717212007001 | | C14 | Capacitor 0.001 $uF + 5\%$ | Siemens B32560 | 435/4/90317/023 | | 210 10 | 400V | | | | C10,12 | Capacitor 0.0022uF + 5% | Siemens B32560 | 435/4/90317/025 | | C8,17 | 4000 | | | | C1 C1 | Capacitor 0.01uF + 5% 400V<br>Capacitor 100nF + 5% 100V | Siemens B32560 | 435/4/90317/029 | | C16,39 | Capacitor 100hr + 5% 100V | Siemens B32560 | 435/4/90317/014 | | C37 | Capacitor 0.1uF + 20% 35V | Siemens B32560 | 435/4/90317/017 | | C2 | Capacitor 2.2uF $\pm$ 20% 33V | ITT TAG | 403/4/57057/001 | | C5,34,38 | Capacitor 10uF + 20% 16V | ITT TAG | 402/4/57057/007 | | C28 | Capacitor 10uF + 20% 35V | ITT TAG | 402/4/57057/008<br>402/4/57057/006 | | C9 | Capacitor 10uF +50% -10% | ITT EN12.35 | 402/4/3/03//006 | | | 63V | 111 11112.33 | 402/3/33/02/022 | | L4 | Inductor 0.64uH | Plessey | 406/9/29665/001 | | L3 | Inductor 6.8uH <u>+</u> 10% | Sigma SC30 | 406/4/31753/022 | | L6 | Inductor 10uH <u>+</u> 10% | Sigma SC30 | 406/4/31753/024 | | L5,7 | Inductor 100uH <u>+</u> 10% | Sigma SC30 | 406/4/31753/036 | | Ll | Inductor 9.03mH | Plessey | 406/9/29666/003 | | L2 | Inductor 9.85mH | Plessey | 406/9/29666/004 | | IC3 | Integrated Circuit | Motorola MC14011CP | 445/4/02383/011 | | IC1,2<br>R29 | Integrated Circuit | Motorola MC14013CP | 445/4/02383/013 | | R17 | Resistor 10R <u>+</u> 2% 0.25W<br>Resistor 39R + 2% 0.25W | Electrosil TR4 | 403/4/05521/100 | | R5,50 | Resistor $47R + 2\% 0.25W$ | Electrosil TR4 | 403/4/05521/390 | | R44,45,47,48 | Resistor 68R + 2% 0.25W | Electrosil TR4 | 403/4/05521/470 | | R18,30 | Resistor $82R + 2\%$ 0.25W | Electrosil TR4 Electrosil TR4 | 403/4/05521/680 | | R10 | Resistor 100R + 2% 0.25W | Electrosil TR4 | 403/4/05521/820<br>403/4/05522/100 | | R35,39 | Resistor 150R + 2% 0.25W | Electrosil TR4 | 403/4/05522/160 | | R38,43,46 | Resistor 220R + 2% 0.25W | Electrosil TR4 | 403/4/05522/220 | | R37,42,49 | Resistor $680R + 2\% 0.25W$ | Electrosil TR4 | 403/4/05522/680 | | R3,8,54,56 | Resistor $1k \pm \frac{1}{2}\%$ 0.25W | Electrosil TR4 | 403/4/05523/100 | | R36 | Resistor $1.2k + 2\% 0.25W$ | Electrosil TR4 | 403/4/05523/120 | | R14 | Resistor $1.5k \pm 2\% 0.25W$ | Electrosil TR4 | 403/4/05523/150 | | R28 | Resistor $1.8k \pm 2\% 0.25W$ | Electrosil TR4 | 403/4/05523/180 | | R16 | Resistor $2.2k + 2\% 0.25W$ | Electrosil TR4 | 403/4/05523/220 | | R53 | Resistor $2.7k \pm 2\% 0.25W$ | Electrosil TR4 | 403/4/05523/270 | | R11,24 | Resistor $3.3k + 2\% 0.25W$ | Electrosil TR4 | 403/4/05523/330 | | R52<br>R27,32 | Resistor $3.9k + 2\% 0.25W$ | Electrosil TR4 | 403/4/05523/390 | | R33,40,57 | Resistor $5.6k + 2\% 0.25W$<br>Resistor $6.8k + 2\% 0.25W$ | Electrosil TR4 | 403/4/05523/560 | | R13,20,41 | Resistor 8.2k $\pm 2\%$ 0.25W | Electrosil TR4 | 403/4/05523/680 | | R21,22,31,55 | Resistor $12k + 2\% 0.25W$ | Electrosil TR4 | 403/4/05523/820 | | R4 | Resistor 18k + 2% 0.25W | Electrosil TR4 | 403/4/05524/120 | | 1 | Resistor $22k + 2\% 0.25W$ | Electrosil TR4 | 403/4/05524/180 | | | Resistor $33k + 2\% 0.25W$ | Electrosil TR4 Electrosil TR4 | 403/4/05524/220 | | R51 | Resistor 47k + 2% 0.25W | Electrosil TR4 | 403/4/05524/330 | | R23 | Resistor 68k + 2% 0.25W | Electrosil TR4 | 403/4/05524/470<br>403/4/05524/680 | | | _ ===================================== | | 703/4/03324/000 | | • | ı | | 1 | ## Panel Electronic Circuit J (Cont'd) | Circuit | | | | |-----------|---------------------------|---------------------------------------|----------------------| | Ref. | Description and Tolerance | Manufacturer and Dof | 7 | | | Descripcion and Tolerance | Handracturer and Ref. | Part No. | | R7,34,36 | Resistor 100k + 2% 0.25W | Electrosil TR4 | 102///05505/100 | | R9 | Resistor 220k + 2% 0.25W | Electrosil TR4 | 403/4/05525/100 | | R6 | Resistor 300k + 2% 0.25W | 1 | 403/4/05525/220 | | R1,2 | Resistor 1M + $5\%$ | Electrosil TR4 | 403/4/05525/300 | | R58 | Resistor Variable 2.2k | Allen Bradley Type CB | 403/4/04361/003 | | D1 | Diode | Allen Bradley Type 90H | 403/4/05047/011 | | D2,3 | Diode | Texas 1N4148 | 415/4/05720 | | D4,5 | Diode | Texas 1N5148 | 415/4/05737 | | D4,5 | Diode | Hewlett Packard | 415/9/98532 | | De | D: 1 | HPA5082-2800 | | | D6 | Diode | Mullard BZY88C5V6 | 415/4/05738/010 | | T1,2 | Transformer | Plessey | 406/9/29657/011 | | TR2 | Transistor | Ferranti ZTX108L | 417/4/02039/012 | | TR1 | Transistor | Ferranti ZTX109L | 417/4/02039/011 | | TR3,6,14, | Transistor | Ferranti ZTX304L | 417/4/98308/010 | | 15 | | | · | | TR13 | Transistor | Ferranti ZTX510L | 417/4/98308/007 | | TR7,9,10 | Transistor | Texas BF576 or SGS<br>BFR99 | 417/4/01883 | | TR8 | Transistor | Sil Conix J310 | /.17 //. /01000 /002 | | TR11,12 | Transistor | Texas 2N5109 | 417/4/01888/003 | | TR5 | Transistor | | 417/4/01784 | | TR4,16 | Transistor | Motorola MPS-A43<br>Motorola MPS-A93 | 417/4/01878 | | SK2 | Socket PV Card | · · · · · · · · · · · · · · · · · · · | 417/4/01885 | | | JOCKET IV CATU | Berg 3-way D/Row 65000-203 | 508/9/22101/001 | | SK1 | Socket PV Card | Berg 15-way D/Row<br>65000-215 | 508/9/22101/002 | # Panel Electronic Circuit (419/1/18049) | Circuit | | | | |-------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | | C1,2,4-6,<br>8,9<br>C10,12,14<br>C3,11,13<br>C7<br>L2<br>L1<br>IC7<br>IC4,6,9<br>IC5<br>IC3<br>IC1<br>IC2<br>IC8<br>R4,18<br>R11,14 | Panel Printed Circuit Socket Semi-Conductor Socket Semi-Conductor Capacitor 4.7nF + 10% 100V Capacitor 10nF + 10% 100V Capacitor 10uF + 20% 16V Capacitor 22uF + 20% 6.3V Inductor 4.7uH + 10% Inductor 10uH + 10% Integrated Circuit Resistor 47R + 2% 0.25W Resistor 100R + 2% 0.25W | Plessey Texas 14L DIL C931402 Texas 16L DIL C931602 Erie 8111M-X7R Erie 8121M-X7R ITT Tag ITT Tag Sigma SC10 Sigma SC30 Motorola MC14011CP Motorola MC14017CP Mullard HEF4027P Motorola MC10102P Motorola MC10102P Motorola MC10178P Motorola MC14526CP Electrosil TR4 Electrosil TR4 | 419/2/18050<br>408/4/22096/002<br>508/4/22096/003<br>400/4/21280/001<br>400/4/20673/002<br>402/4/57057/008<br>402/4/57057/012<br>406/4/31749/001<br>406/4/31753/024<br>445/4/02383/011<br>445/4/02383/013<br>445/4/02383/017<br>445/4/03041/003<br>445/4/03041/079<br>445/4/03041/526<br>403/4/05521/470<br>403/4/05522/100 | # ranel Electronic Circuit ☒ (Cont'd) | Circuit | | | | |----------|---------------------------------|--------------------------------|-----------------| | Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | | 1 | | | | | R1,5 | Resistor 220R $\pm$ 2%, 0.25W | Electrosil TR4 | 403/4/05522/220 | | R6,10,15 | Resistor $560R + 2\% 0.25W$ | Electrosil TR4 | 403/4/05522/560 | | R3,13,17 | Resistor $2.2k + 2\% 0.25W$ | Electrosil TR4 | 403/4/05523/220 | | R2 | Resistor $3.3k + 2\% 0.25W$ | Electrosil TR4 | 403/4/05523/330 | | R19 | Resistor $18k + 2\% 0.25W$ | Electrosil TR4 | 403/4/05524/180 | | R12,16 | Resistor 180k <u>+</u> 2% 0.25W | Electrosil TR4 | 403/4/05525/180 | | D1 | Diode | Texas 1N4001 | 415/9/98466/001 | | D2 | Diode | Texas 1N4148 | 415/4/05720 | | TR2,3,4 | Transistor | Ferranti ZTX314L | 417/4/01873 | | TR1 | Transistor | Ferranti ZTX302L | 417/4/01874 | | SK2 | Socket PV Card | Berg 3-way D/Row<br>65000-203 | 508/9/22101/001 | | SK1 | Socket PV Card | Berg 15-way D/Row<br>65000-215 | 508/9/22101/002 | # Panel Electronic Circuit K (419/1/18059) | Circuit | | T . | 1 | |-------------------------------|----------------------------------------|-----------------------|-----------------| | Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | | | | | | | - | Panel Printed Circuit | Plessey | 419/2/18060 | | - | Screen | Plessey | | | - | Screen Box | Plessey | 630/2/33037/001 | | - | Screen Box | Plessey | 630/2/33037/002 | | _ | Socket Semi-Conductor | Texas 14L DIL C931402 | 508/4/22096/002 | | C11,13 | Capacitor 3,300pF <u>+</u> 2.5%<br>30V | Suflex HSC30 | 437/9/30043/004 | | C6 | Capacitor 15pF + 5% 100V | Erie 8121M-100-COG | 400/4/20672/001 | | C19 | Capacitor $27pF + 5\% 100V$ | Erie 8121M-100-COG | 400/4/20672/007 | | C7,21 | Capacitor 100pF + 5% 100V | Erie 8121M-100-COG | 400/4/20672/002 | | C3,4,18 | Capacitor 1000pF <u>+</u> 10%<br>100V | Erie 8121M-100-X7R | 400/4/20673/001 | | C20,22-27,<br>29-33,35,<br>36 | | Erie 8111M-X7R | 400/4/21280/001 | | C8,17 | Capacitor 0.01uF + 5% 400V | Siemens B32560 | 435/4/90317/007 | | C10,12,14 | Capacitor 0.068uF + 5% | Siemens B32560 | 435/4/90317/012 | | | 100v <u> </u> | | | | C1 | Capacitor 0.1uF $\pm$ 5% 100V | Siemens B32560 | 435/4/90317/014 | | C16,39 | Capacitor 0.22uF <u>+</u> 5% 100V | Siemens B32560 | 435/4/90317/017 | | C37 | Capacitor 0.luF <u>+</u> 20% 35V | ITT TAG | 402/4/57057/001 | | C2 | Capacitor $2.2uF \pm 20\%$ 16V | ITT TAG | 402/4/57057/007 | | C5,34,38 | Capacitor 10uF <u>+</u> 20% 16V | ITT TAG | 402/4/57057/008 | | C28 | Capacitor $10uF \pm 20\%$ 35V | ITT TAG | 402/4/57057/006 | | С9 | Capacitor 10uF +50% -10% 63V | ITT EN12-35 | 402/9/55702/022 | | L4 | Inductor 0.75uH | Plessey | 406/9/29665/001 | | L3 | Inductor 6.8uH + 10% | Sigma SC30 | 406/4/31753/022 | | L6 | Inductor 10uH + 10% | Sigma SC30 | 406/4/31753/024 | | L5,7 | Inductor 100uH + 10% | Sigma SC30 | 406/4/31753/024 | | L1,2 | Inductor 12.28mH | Plessey | 406/9/29666/005 | | IC3 | Integrated Circuit | Motorola MC14011CP | 445/4/02383/011 | # Panel Electronic Circuit # (Cont'd) | Circuit | | T | | |-----------------|--------------------------------------|----------------------------------|---------------------------------------| | Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | | IC1,2 | Integrated Circuit | Motorola MC14013CP | 445/4/02383/013 | | R29 | Resistor 10R + 2% 0.25W | Electrosil TR4 | 403/4/02583/013 | | R5,50 | Resistor 47R + 2% 0.25W | Electrosil TR4 | | | R44,45,47,48 | Resistor 68R + 2% 0.25W | | 403/4/05521/470 | | R3 | Resistor 82R + 2% 0.25W | Electrosil TR4 | 403/4/05521/680 | | R10 | Resistor 100R + 2% 0.25W | Electrosil TR4 | 403/4/05521/820 | | R35,39 | Resistor 150R $\pm 2\%$ 0.25W | Electrosil TR4 | 403/4/05522/100 | | R17 | | Electrosil TR4 | 403/4/05522/150 | | 1 | Resistor 180R + 2% 0.25W | Electrosil TR4 | 403/4/05522/180 | | R38,43,46 | Resistor 220R + 2% 0.25W | Electrosil TR4 | 403/4/05522/220 | | R18 | Resistor 470R $\pm$ 2% 0.25W | Electrosil TR4 | 403/4/05522/470 | | R24,37,42,49 | Resistor $680R + 2\% 0.25W$ | Electrosil TR4 | 403/4/05522/680 | | R3,8,54,59 | Resistor $1k + \overline{2}\% 0.25W$ | Electrosil TR4 | 403/4/05523/100 | | R36 | Resistor $1.2k + 2\% 0.25W$ | Electrosil TR4 | 403/4/05523/120 | | R28 | Resistor 1.8k $\pm$ 2% 0.25W | Electrosil TR4 | 403/4/05523/180 | | R14,23,53 | Resistor 2.7k $\pm$ 2% 0.25W | Electrosil TR4 | 403/4/05523/270 | | R52 | Resistor 3.3k $\pm$ 2% 0.25W | Electrosil TR4 | 403/4/05523/336 | | R21,22 | Resistor $3.9k + 2\% 0.25W$ | Electrosil TR4 | 403/4/05523/390 | | R16 | Resistor $4.7k + 2\% 0.25W$ | Electrosil TR4 | 403/4/05523/470 | | R32 | Resistor $5.6k + 2\% 0.25W$ | Electrosil TR4 | 403/4/05523/560 | | R11,33,40,57 | Resistor $6.8k + 2\% 0.25W$ | Electrosil TR4 | 403/4/05523/680 | | R13,20,41 | Resistor $8.2k + 2\% 0.25W$ | Electrosil TR4 | 403/4/05523/820 | | R51 | Resistor 10k + 2% 0.25W | Electrosil TR4 | 403/4/05524/100 | | R31,55 | Resistor 12k + 2% 0.25W | Electrosil TR4 | 403/4/05524/120 | | R56 | Resistor 15k + 2% 0.25W | Electrosil TR4 | 403/4/05524/150 | | R4,15 | Resistor 18k + 2% 0.25W | Electrosil TR4 | 403/4/05524/180 | | R24 | Resistor 22k + 2% 0.25W | Electrosil TR4 | 403/4/05524/180 | | R12,19 | Resistor 33k + 2% 0.25W | Electrosil TR4 | | | R7,34 | Resistor 100k + 2% 0.25W | Electrosil TR4 | 403/4/05524/330 | | R9 | Resistor 200k + 2% 0.25W | | 403/4/05525/100 | | R6 | Resistor 300k + 2% 0.25W | Electrosil TR4 | 403/4/05525/200 | | R1,2 | Resistor 1M + $\frac{7}{5}$ % | Electrosil TR4 | 403/4/05525/300 | | R26 | Resistor 47k + 2% 0.25W | Allen Bradley Type CB | · · · · · · · · · · · · · · · · · · · | | R58 | | Electrosil TR4 | 403/4/05524/470 | | | Resistor Variable 2.2k<br>+ 20% | Allen Bradley 90H | 404/9/05047/011 | | D1 | Diode | Texas 1N4148 | 415/4/05720 | | D4,5 | Diode | Hewlett Packard HPA<br>5082-2800 | 415/9/98532 | | D3 | Diode | Motorola MV2114 | 415/9/98905/013 | | D6 | Diode | Mullard BZY88C5V6 | 415/9/98905/013 | | T1,2 | Transformer | Plessey special | 406/9/29657/011 | | TR2,3,14,<br>15 | Transistor | Ferranti ZTX108L | 417/4/02039/012 | | TR1,6 | Transistor | Ferranti ZTX109L | 417/4/02039/011 | | TR5 | Transistor | Ferranti ZTX302L | 417/4/01875 | | TR4,16 | Transistor | Ferranti ZTX502L | 417/4/01876 | | TR13 | Transistor | Ferranti ZTX510L | 417/4/98309/007 | | TR7,9,10 | Transistor | Texas BF576 or SGS<br>BFR99 | 417/4/01883 | | TR8 | Transistor | Siliconix J310 | 417/4/01888/003 | | TR11,12 | Transistor | Texas 2N5109 | 417/4/01784 | | SK2 | Socket PV Card | Berg 3-way D/Row<br>65000-203 | 508/9/22101/001 | | SK1 | Socket PV Card | Berg 15-way D/Row<br>65000-215 | 508/9/22101/002 | | | | | | ### Regulator P.E.C. (419/1/18033) | Circuit<br>Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | |--------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | C1,2,3<br>C4<br>C5<br>R1<br>R2<br>D1-5<br>D6<br>IC1<br>IC2<br>IC3<br>IC4 | Panel Printed Circuit Capacitor luF ± 20% 35V Capacitor l0uF ± 20% 16V Capacitor 22uF ± 20% 16V Resistor l00R ± 2% 0.25W Resistor Variable 220R ± 20% Diode LED Diode Integrated Circuit Integrated Circuit Integrated Circuit Integrated Circuit Integrated Circuit | Plessey ITT TAG ITT TAG ITT TAG ITT TAG Electrosil TR4 Allen Bradley 90H Texas TIL 209 Texas IN4148 Motorola MC7712C Motorola MC7720C Motorola MC7806C National LM 317T | 419/2/18034<br>402/4/57057/003<br>402/4/57057/008<br>402/4/57057/009<br>403/4/05522/001<br>403/9/05047/013<br>520/9/97665<br>415/4/05720<br>445/4/03074/007<br>445/4/03074/004<br>445/9/03051/002<br>445/4/03073 | ### Connector Assembly (702/1/20093/005) | Circuit | | | | |----------|-------------------------------------------|------------------------------------------------|----------| | Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | | SKF<br>- | Socket Electrical R.F. (Fixed) Cable R.F. | Belling Lee L1465 'K' BS Times Wire R.G. 316/U | | ## Connector Assembly (702/1/20093/012) | Circuit<br>Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | |-----------------|--------------------------------|--------------------------|-----------------| | SKE | Socket Electrical R.F. (Fixed) | Belling Lee L1465 'K' BS | 508/4/22059 | | - | Cable R.F. | Times Wire R.G. 316/U | 998/4/82832/000 | ### Connector Assembly (702/1/33370/001) | Circuit<br>Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | |-----------------|-------------------------------------------------|------------------------------------------------|----------| | SKE & D | Socket Electrical R.F.<br>(Fixed)<br>Cable R.F. | Belling Lee L1465 'K' BS Times Wire R.G. 316/U | | ### Connector Assembly (702/1/33370/002) | Circuit<br>Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | |-----------------|---------------------------|--------------------------|-----------------| | SKB | Socket Electrical R.F. | Belling Lee L1465 'K' BS | 508/4/22059 | | _ | (Fixed)<br>Cable R.F. | Times Wire R.G. 316/U | 998/4/82832/000 | ### Connector Assembly (702/1/33370/003) | Circuit<br>Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | |-----------------|--------------------------------|--------------------------|-----------------| | | December 311 and Tolerance | | 1010 1100 | | SKA | Socket Electrical R.F. (Fixed) | Belling Lee L1465 'K' BS | 508/4/22059 | | _ | Cable R.F. | Times Wire R.G. 316/U | 998/4/82832/000 | ### Cableform Assembly (702/1/33368) | Circuit<br>Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | |-----------------|---------------------------|---------------------------------|-----------------| | - | Cable Tie | Insulock MS Series<br>Type T18R | 915/4/98775/000 | | _ | Sleeve Ident Black O | Hellerman | 915/4/04042/060 | | _ | Sleeve Ident Brown l | Hellerman | 915/4/04042/061 | | _ | Sleeve Ident Red 2 | Hellerman | 915/4/04042/062 | | _ | Sleeve Ident Orange 3 | Hellerman | 915/4/04042/063 | | _ | Sleeve Ident Yellow 4 | Hellerman | 915/4/04042/064 | | _ | Sleeve Ident Green 5 | Hellerman | 915/4/04042/065 | | _ | Sleeve Ident Blue 6 | Hellerman | 915/4/04042/066 | | _ | Sleeve Ident Violet 7 | Hellerman | 915/4/04042/067 | | _ | Sleeve Ident Grey 8 | Hellerman | 915/4/04042/068 | | _ | Sleeve Ident White 9 | Hellerman | 915/4/04042/069 | | | | | | PANEL H, OUTPUT LOOP VARIABLE DIVIDER CIRCUIT DIAGRAM. Module 9a: panel E, interpolation loops 1 and 2 variable divider circuit diagram Module 9a: panel H. output loop variable divider circuit diagram Module 9a: panel J, output loop, phase comparator and oscillator circuit diagram Module 9a:panel ₩,2nd local oscillator and divider circuit diagram Fig. 13 Module 9a: power regulator and indicator circuit diagram Fig. 15 Module 9a panel A – component layout Fig. 16 Module 9a panel B - component layout Fig. 17 Module 9a panel C - componant layout Fig. 18 Module 9g panel D-component layout 419/1/18037 Iss. A Fig. 19 Module 9a panel E-component layout Fig. 20 Module 9a panel F – component layout Fig. 21 Model 9a panel G - component layout Fig. 22 Module 9a panel H – component layout Fig. 23 Module 9a panel J - component layout 419/1/18059 Iss.A Fig. 24 Module 9a panel K - component layout Fig. 25 Module 9a panel L – component layout 419/1/18033 Iss A Fig.26 Module 9a : regulator panel - component layout #### INTEGRATED CIRCUIT DEFINITIONS This information forms a supplement to the circuit diagrams in respect of complex integrated circuits which are shown diagrammatically by a rectangular outline only. #### SP 8325 A clocked variable-waveform generator, controlled by levels applied to CODE I/P A, B, C, and D. Flat-pack i.c. as shown below. A Variable-ratio counter divider. Flat pack i.c. as shown below. SP 8317 A variable-ratio counter-divider. Flat-pack i.c. as shown below. A variable-ratio counter-divider. Flat pack i.e. as shown below. #### MC 10178 A 4-bit binary counter. With inputs R, S0, S1, S2, and S3 all at '0' a binary count up from '0' is produced on Q0 (LSB), Q1, Q2, Q3 (MSB) outputs. Count increments on positive-going edges to inputs C1 or C2 (or to both). Input R = '1' sets all Q outputs to '0'. Inputs S0, S1, S2, and S3 all at '1' sets all Q outputs to '1'. No count is produced if either C1 or C2 is held at '1'. #### MC 14008 A 4-bit full adder. Forms the sum of inputs A + B + CIN, where A and B are 4-bit numbers. Output sum is 5-bit full sum(SO, S1, S2, S3, COUT). COUT = 0 if full sum 15. #### MC 10138 A 4-bit counter producing a binary output on Q1 (LSB), Q2, Q3, Q0 (MSB). Action as MC 10178. ### CD 4017 A 5-stage Johnson counter. Clockpulses are counted and decoded to produce outputs as shown below. # CHAPTER 10 ## MODULE 10J FRONT PANEL AND CONTROL CIRCUITS | CO | N7 | ſΕ | N' | Γ | S | |----|----|----|----|---|---| | | | | | | | | Para. | <u>oontanib</u> | Page | |-------|-----------------------------------------------------|-------| | 1. | INTRODUCTION | 10-5 | | 2. | BASIC FUNCTIONAL DESCRIPTION | 10-5 | | 2.1 | Frequency Control | 10-5 | | 2.2 | Mode and Bandwidth Control | 10-5 | | 2.3 | AGC Control | 10-5 | | 2.4 | Memory Control | 10-5 | | 2.5 | Remote Control | 10-5 | | 3. | PUSH-BUTTON CONTROL | 10-6 | | 4. | FREQUENCY CONTROL - DESCRIPTION | 10-8 | | 4.1 | Keypad - Functional Description | 10-8 | | 4.2 | Keypad - Circuit Description | 10-10 | | 4.3 | Manual Tuning - Functional Description | 10-13 | | 4.4 | Manual Tuning - Circuit Description | 10-14 | | 5. | MODE AND BANDWIDTH CONTROL - DESCRIPTION | 10-18 | | 5.1 | Mode and Bandwidth Control - Functional Description | 10-18 | | 5.2 | Mode and Bandwidth Control - Circuit Description | 10-18 | | 6. | AGC CONTROL - DESCRIPTION | 10-19 | | 6.1 | AGC Control - Functional Description | 10-19 | | 6.2 | AGC Control - Circuit Description | 10-19 | | 7. | LOCAL-REMOTE CONTROL - DESCRIPTION | 10-21 | | 7.1 | Local-Remote Control - Functional Description | 10-21 | | 7.2 | Local-Remote Control - Circuit Description | 10-22 | | 8. | 'OPERATE-STANDBY' AND MEMORY CONTROLS | 10-22 | | 8.1 | Increment/Decrement | 10-22 | | 8.2 | Store/Recall | 10-23 | | 9. | METER CIRCUIT | 10-23 | | | | | ## CONTENTS (Cont'd) | Para. | | Page | |-------|---------------------------------------------------------------|-------| | 10. | 'RF-IF GAIN', 'AUDIO GAIN', AND VAR. BFO' CONTROLS | 10-24 | | 11. | 'ISB AUDIO', 'INHIBIT-OPERATE', AND 'SPEAKER ON-OFF' CONTROLS | 10-24 | | 12. | TEST DATA | 10-24 | | 13. | COMPONENT LISTS | 10-25 | | Table | TABLES | T. | | 1. | Adder IC3 Inputs and Outputs | Page | | | nader 103 impacs and Outpacs | 10-23 | | Fig. | ILLUSTRATIONS | | | | W 1 1 107 (7 7 7 1) | Page | | (a) | Module 10J (Front Panel) : Basic Functional Description | 10-6 | | (b) | Basic Push-Button System | 10-7 | | (c) | IC62 Monostable Function | 10-11 | | (d) | Encoder Output Processing | 10-14 | | (e) | Basic Manual Tuning Logic | 10-16 | | (f) | Manual Tuning Circuit Action | 10-17 | | (g) | Basic Mode and Bandwidth Control Logic | 10-20 | | (h) | Basic AGC Control Logic | 10-21 | | (j) | Basic Local-Remote Control | 10-21 | | (k) | 'De-bounce' Circuit Action | 10-22 | | 1. | Basic Keypad/Display Logic : Functional Diagram | 10-33 | | 2. | Keypad : Circuit Diagram | 10-34 | | 3. | Manual Tuning and Local/Remote : Circuit Diagram | 10-35 | | 4. | BFO, Mode and Bandwidth : Circuit Diagram | 10-36 | | 5. | AGC and Power: Circuit Diagram | 10-37 | | 6. | Front Panel, Keyboard and Bandwidth Control: Circuit Diagram | 10-38 | | 7. | Front Panel, Tuning Rate and Control: Circuit Diagram | 10-49 | # ILLUSTRATIONS (Cont'd) | Fig. | | Page | |------|--------------------------------------------|-------| | 8. | Front Panel, AGC Control : Circuit Diagram | 10-40 | | 9. | Front Panel, Mode Control: Circuit Diagram | 10-41 | | 10. | Display Circuit | 10-42 | | 11. | Auxiliary Panel : Circuit Diagram | 10-43 | | 12. | Memory Channel Select | 10-44 | | 13. | Module 10J Logic Panel : Component Layout | 10-45 | | 14. | Module 10J Interconnection Diagram | 10-46 | | | | | | | APPENDICES | Page | | | Integrated Circuit Definitions | 10-A1 | #### MODULE 10J FRONT PANEL AND CONTROL CIRCUITS #### 1. INTRODUCTION 1.1 The name 'Module 10' embraces the front-panel of a PR2250 receiver and the circuit-board mounted upon it. These two items together embody all the digital logic which forms the interface between the operator and the receiver proper. The logic operates in conjunction with memory circuits contained in or Module 12A, which also enables remote control of the receiver. ## 2. BASIC FUNCTIONAL DESCRIPTION (Figure (a)) ## 2.1 Frequency Control The operator controls frequency either by means of an entry on the keypad or by use of the manual tuning control. He can also recall a frequency stored in the memory. The manual tuning control operates an optical encoder. These controls produce inputs to the tuning logic. A control output to the receiver is produced by the tuning logic. This output is a frequency-determining input to the synthesiser (lst L.O.). In addition, a frequency data output is fed to the memory circuits. ### 2.2 Mode and Bandwidth Control Mode and Bandwidth controls are to a certain extent interdependent, inasmuch as selecting some modes automatically selects and appropriate bandwidth. However, where this is so the automatically selected bandwidth setting can be later over-ridden if desired. The mode and bandwidth logic produces a memory output, in addition to control outputs to the mode and bandwidth circuits. ## 2.3 AGC Control AGC decay time-constant is operator selected. The selected value is fed to the AGC Circuits and to the memory. ## 2.4 Memory Control The memory has 16 storage channels. The memory is battery maintained, and will hold data for several months while the receiver is switched off. Recall facilities allow any stored set of data to be instantly applied to the receiver controls. #### 2.5 Remote Control Remote control can be exercised via the 'memory' output lines to the logic circuits of Module 10J. This control can perform all operations available on a normal PR2250G front-panel. FIG (a) MODULE 10J (FRONT PANEL) BASIC FUNCTIONAL DIAGRAM ## 3. PUSH-BUTTON CONTROL Apart from the manual tuning and a few switches, all operator controls are 'press to operate' buttons. The basic system can be seen in Figure (b). Operation of any button triggers the monostable, producing a very FIG (b) BASIC PUSH-BUTTON SYSTEM NOTE: Example shows 4 buttons: the only difference for a full 0-9 keypad is in the gating to produce a 4-bit parallel binary input to the decoder. - short '1-0-1' output pulse and also applying a '0' set level to one or more bistables. Those bistables which do not receive a '0' set level arreset by the monostable output pulse, which ends before the operator releases the button. In the period between the end of the monostable output pulse and the button release, one or more bistables are set. - In Figure (b), a four-button circuit is shown. Button 1 produces binary 1 at a, b, c, Button 2 produces binary 2, and so on. The binary number set into the bistables is decoded to produce a '1' level on one output of the decoder. The system is applicable to, any number of buttons by use of suitable 'AND' gating and sufficient bistables to store the largest binary number required. - 3.3 As an example, Push-Button 4 in Figure (b). The monostable produces a short '1-0-1' pulse which resets the upper two bistables. It cannot reset the lower bistable because of the '0' set level applied by Button 4. After the end of the monostable output pulse, the button will still be held. During this period, the lower bistable is set, producing a=0, b=0, c=1, i.e. binary 4 in parallel form. This binary 4 will remain stored in the bistables until another button is pressed: it is decoded to produce '1' output on line D. ## 4. FREQUENCY CONTROL - DESCRIPTION ## 4.1 Keypad - Functional Description - 4.1.1 A functional diagram of the keypad circuit is shown in Figure 1: all logic is reduced to basic functions. The 0-9 numerical keypad and the ENTER and CLEAR controls are push-buttons of the type described in paragraph 7. The circuit as a whole is an extension of the basic circuit shown in Figure (b). The keypad, ENTER, and CLEAR inputs can also be supplied by the memory. - 4.1.2 Assume a number is entered from the keypad. Each key operation produces a 4-bit parallel binary number at points A, B, C, D; A is the least significant bit. All keypad inputs are applied to an 'OR' function which fires a monostable: a single strobe pulse is therefore produced for each key operation. - 4.1.3 A 'single number' entry first appears on the QO outputs of shift registers IC26 to 29. If the entry produces a 'l' level at the QO outputs of both IC28 and IC29, the entry must have been a decimal point. This fact is recognised by IC25C producing a 'l' level output. - 4.1.4 Successive keypad entries shift the 4-bit parallel binary numbers one stage along the shift registers for each entry. If, for example, 862 had been entered, the 8 would be on the Q2 outputs, the 6 would be on the Q1 outputs, and the 2 would be on the Q0 outputs. - 4.1.5 If then the decimal point key is pressed, which must be done to make a valid frequency entry, the fact is recognised by IC25C sensing IC28 and IC29 QO levels at 'l': this sets B3Q level to 'l'. The resultant 'O' level at B3Q then prevents further decimal point entries from having any effect. Whether further numerical entries were or were not made after the decimal point entry does not affect the operation so, for simplicity, we will assume there were none. - 4.1.6 The next operation is to press the ENTER button. This in conjunction with B3Q level at '1', (due to decimal point entry), sets B1Q level to - 'l'. As the Q5 levels of the shift registers cannot be all 'l's, IC30B output level is 'l' and the 'l' level from BlQ sets $B2\overline{Q}$ to 'l'. This allows the strobe oscillator to run, clocking the shift registers. When the decimal point (l-l-l-l) reaches the Q5 outputs from the shift registers, IC30B output level drops from 'l' to '0' and sets $B2\overline{Q}$ level back to '0'. The strobe oscillator stops. The entries made on the keypad are now in the correct positions in the shift registers to operate the display decoders and produce a meaningful output to the synthesiser. This is done via BCD up/down counters which, for keypad entries, merely act as stores. - 4.1.7 At the same time as the strobe oscillator stops, the combination of IC30B output at '0' and BlQ output at '1' has three effects: - (1) The two monostables are fired. The first one applies preset to the up-down counters (IC8 to 14), allowing the register outputs to appear on the counter outputs: IC17 to 21 are normally transparent to data. The second monostable, a little later, resets the shift registers ready for the next entry. - (2) BlQ level is set to '0', which is the start state for another operation. - (3) B3Q level is set to 'l', which is the start state for another operation. - 4.1.8 The connection between the shift registers and the up/down counters is made via transfer gates which are normally transparent to data. Their function is to break the connection when clearing an erroneous keypad entry. If, after a keypad numerical entry has been made but before the ENTER button is operated, it is desired to 'start again', the CLEAR button is pressed. This functions exactly as the enter button but with one additional action. The additional action is to disable the transfer gates and therefore prevent the erroneous entry from appearing at the counter outputs. - 4.1.9 IC14 of the counter handles the '10MHz' digit. This must not exceed 2, as the maximum frequency is 29.99999MHz. An 'OVER 2' detector therefore continually senses the output from IC14: if it exceeds binary 2 due to erroneous keypad entry, the detector resets IC14 to produce either binary 0 or binary 2. This brings the output within the frequency range of the receiver. - 4.1.10 The manual tuning control is applied to the up/down and clock inputs of the up-down counters. This is dealt with in paragraph 4.3 et. seq. - 4.1.11 The outputs of the up-down counters are in the form of a parallel BCD number defining frequency in kHz. The output is fed to four places, namely:- - (1) Synthesiser frequency control input - (2) LED decoders of the front-panel frequency display. - (3) Filter-switching logic controlling Module 1 (not used). - (4) Memory circuits of Module 12A. ## 4.2 <u>Keypad - Circuit Description</u> - 4.2.1 The circuitry of the keypad function is shown in Figure 2. Reference ca also be made to the functional diagram, Figure 1. The keypad 0 to 9 and 'Decimal Point' inputs from the operator controls produce a logic '1' (positive) output when a key is pressed. This is opposite to the remain der of the push-button controls of the receiver, which produce logic '0' (OV) outputs when pressed. - 4.2.2 Operation of any numerical key produces the appropriate 4-bit parallel binary number on the inputs to shift registers IC26, IC27, IC28 and IC29 (least significant bit to IC26). The gating functions (see Figure 3) which produce all inputs except '0' to the shift registers are made up as follows:- ``` Key 1 - D1) Key 3 - D2 ) Key 5 - D3 ) R1 - IC26 Key 7 - D4) Key 9 - D5) Key 2 - D8 Key 3 - D9 ) R2 - IC27 Key 6 - D10) Key 7 - D11) Key 4 - D14) -IC28 Key 5 - D15 ) Key 6 - D16 ) R3- Key 7 - D17) IC66D- IC66C- Key 8 - D20) Key 9 - D21) R4 - -IC66A-IC29 From decimal point → IC66B - ``` 4.2.3 The zero key is connected to one input of a 5-input 'OR' function formed by D24, D7, D13, D19, and D23 with R5. The other four inputs are connected to the keypad inputs to IC26, IC27, IC28, and IC29. The output from this OR function fires a monostable formed by IC62A and IC62B, as shown in Figure (c) on the facing page. Note: that D97 also forms part of this 'OR' function, but is not immediately relevant. It is dealt with in para.4.2.12. A short '0-1-0 input pulse produces a delayed '1-0-1' output pulse from IC2B $\overline{Q}$ . 4.2.4 Consider the output across R5 produced by the 'OR' function. For any binary number between 1 and 9, at least one of the shift register inputs must be '1', and therefore a '1' level will appear on R5. Similarly, operation of the zero key will cause a '1' level to appear on R5. Therefore operation of any numerical key will fire the monostable. The output pulse produced by IC26B is applied as strobe to shift registers IC26, 27, 28, and 29: a single shift register strobe pulse is therefore produced for each numerical key operation. Monostable IC62 delays the strobe pulse to allow any front-panel button contact bounce to die out. FIG (c) IC62 MONOSTABLE FUNCTION - 4.2.5 A single numerical key operation produces an equivalent 4-bit binary number on the QO outputs of the four shift register IC's. A second operation shifts this number to the Ql outputs, and presents a second equivalent binary number on the QO outputs. The cycle repeats for each numerical key operation. Operation of the decimal point key produces the same action, and in addition is recognised by IC25C. This recognition depends upon the fact that, as the decimal point is 'l-l-l-l', it is the only key input which produces a '1-1' input combination to IC25C. The resultant '0' output from IC25C sets the output level of set-reset bistable IC25A/ IC25B to 'l' and this level, inverted by IC16B, holds TR1 base at OV via D81. In consequence, further operations of the decimal point key have no effect; the circuit prevents more than one decimal point being applied in one set of entries. For reasons which will be described later, it is necessary that each set of entries contains a decimal point: for example, while 1636.4 contains a decimal point naturally, 1878 does not, and therefore must be entered as '1878.'. - 4.2.6 The longest entry which can be made (because of the 10Hz minimum frequency step) is xxxxx.xxkHz. This contains eight key operations (seven numerical and one decimal point), and fixes the shift register capacity at eight for each stage (Q0 to Q7 inclusive). The Q5 stages of each register IC are connected to a 4-input 'NAND' gate (IC 30B) which recognises a '1-1-1-1' combination on the four Q5 lines. A '1-1-1-1' combination is produced by a decimal point. For any shift register content to be meaningful to the frequency control and display circuits, it must appear at the shift register output with the decimal point on the Q5 outputs. Obviously this only occurs directly from an eight-operation entry, and therefore means of shifting entries of less than eight operations must be provided. - 4.2.7 After a numerical entry has been made, the ENTER key is pressed, applying a '1' level via D96 to IC63D. The initial recognition of a decimal point - by IC25C has set IC25B pin 4 level to 'l', therefore operation of the ENTER key produced a 'l-l' input combination to IC63D. The resultant '0' output level sets IC63A pin 3 level to 'l'. - 4.2.8 The output from Q5 detector IC30B is at present '1', unless an eightoperation entry has been made. IC30B output and IC63A output produce a '1-1' input combination in IC64C, setting IC64D output level to '1'. This '1' level, applied to IC65B, allows the oscillator formed by IC65A and IC65B to run. Its output, via IC30A, clocks the shift register until the decimal point appears on the Q5 outputs. At this point, IC30B output level changes from '1' to '0'. - 4.2.9 A '0' output level from IC30B has the following effects: - (1) IC30A output level becomes '1', preventing further clockpulses from reaching the shift registers. - (2) Via IC63B and IC64A, it resets IC64D output level to '0', so stopping the oscillator. - (3) Via IC65D, it produces a '1-1' input, combination on IC65C: this produces: - (a) a '0-1' transition at IC25D output which fires monostables IC31A and IC31B. - (b) a '0' output from IC16C which resets IC25B and IC63A output levels to '0'. - 4.2.10 The shift register output is now correctly placed, with the decimal point on the Q5 outputs. The ENTER circuit is reset ready for the next operation. If the numerical entry had been of eight operations, the same action would have occurred except for the running of oscillator IC65A IC65B: this would have been prevented by the '0' output from IC30B produced by the decimal point on the shift register Q5 outputs. - 4.2.11 The operation of monostables IC31A and IC31B produces two successive '0-1-0' pulses: the leading edge of IC31B Q output coincides with the trailing edge of IC31A Q output. The first '0-1-0' pulse applies preset to the up-down counters (IC8 to IC14), allowing the register outputs to appear on the up-down counter outputs via transfer gates IC17 to IC21 which are normally transparent to data. The second '0-1-0' pulse resets the shift register ready for the next entry. - 4.2.12 The transfer gates are, as has been stated, normally transparent to data. Their function is to break the connection between shift registers and updown counter when clearing an erroneous keypad entry and when data is being entered from the memory. If, after a numerical entry has been made (but before ENTER has been pressed) it is desired to cancel the entry, the CLEAR button is operated. The CLEAR and ENTER buttons are both connected to an OR function formed by D87, D96, and R8, and therefore have identical effects via IC63D. However, the CLEAR input via R9, D37, and D88 also applies a disabling 'l' input to the transfer gates; with this input applied, the gates present open-circuit outputs. Additionally, the CLEAR input via D85 simulates a decimal point to 'complete' the erroneous entry which is being cleared. - 4.2.13 The up-down counter consists of IC8 to IC14 inclusive. It simply acts as a store in respect of keypad and memory entries: the counter action is - used solely in conjunction with the output from the manual tuning control $(q \cdot v \cdot in paras \cdot 4 \cdot 3)$ and $4 \cdot 4 \cdot 4$ . - 4.2.14 As the P2 (pin 13) and P3 (pin 3) presetting inputs to IC14 are tied to OV (logic 'O') by R16 and R17, the Q2 (pin 14) and Q3 (pin 2) outputs from IC14 cannot be changed from logic 'O' by presetting inputs. These presetting inputs are 10Ml and 10M2 from the shift register (via the transfer gates), and are applied to IC14 pin 4 (P0) and pin 12 (P1): the 10M2 input to pin 12 is applied via OR gate IC22A, IC22B and delay circuit R19 C8. Hence, only the two least significant bits of the input '10MHz' number are applied: for keypad entries of 0, 4, and 8, binary 0 is applied. For keypad entries of 1, 5, and 9, binary 1 is applied. For keypad entries of 2 and 6, binary 2 is applied, and for keypad entries of 3 and 7 binary 3 is applied. - 4.2.15 A correct keypad entry can only apply either 0, 1, or 2 to IC14; any other entry must be erroneous, as the highest frequency which can be correctly entered is 29.9999MHz. Erroneous entries of a '10MHz' figure of 4, 5, 6, 8, or 9 are self correcting, as they will produce a response of either 0, 1, or 2: however, entries of 3 or 7 apply binary 3 to IC14, producing a Q0=1, Q1=1 output. This is sensed by IC15C which, via IC15D, produces a resetting '1' level to IC14 pin 9; Q0 and Q1 levels then fall to '0'. Therefore, keypad 'tens of MHz' entries from 0 to 9 produce displayed frequency figures as shown below: ENTRY 0 1 2 3 4 5 6 7 8 9 DISPLAY 0 1 2 0 0 1 2 0 0 1 - 4.2.16 When the up-down counter is clocked from the manual tuning control (and also at switch-on), ICl4 'Q' outputs can (in theory) assume any value up to binary 15 should the control be so operated. As previously described, ICl5C will detect a 'l-l' output combination on QO and Ql. A 'l' level on Q2 is detected (via ICl6F) by ICl5D, and produces a resetting 'l' level to ICl4 pin 9 to reset QO and Ql to 'O'. Binary 3, 4, 5, 6 and 7 entries are therefore detected. - 4.2.17 Gates IC15A, IC15B, IC16A, and IC16D form a set-reset bistable, the two inputs of which sense IC14 Q1 and Q3 levels to detect entries of 8 or 9. A '1' from IC14 Q3 (pin 2) sets IC15A output level to '1': this level, via IC22 (4 elements), applies a '1' level 'enable preset' to IC14 pin 1 and a '1' level preset input to IC14 pin 12 (P1). IC14 is therefore preset to Q3=0, Q2=0, Q1=1, and Q0 = the level applied from 10M1: an output binary number of either 2 or 3 is produced, therefore. Should binary 3 be produced, it will be immediately detected by IC15C; the resultant resetting action will immediately produce an output of binary 0. For an applied entry of 8, therefore, an output of binary 2 is obtained; for an applied entry of 9, an output of binary 0 is obtained. - 4.2.18 The outputs from the up-down counters are fed out of Module 10J to the memory circuits and the frequency control circuits. Inside Module 10J, they are applied to seven BCD 7-segment LED decoders (ICl to IC7). These devices drive the front-panel frequency display. The decimal point on the display is a separate LED which is permanently illuminated via R57. - 4.3 Manual Tuning Functional Description (Figure (e)) - 4.3.1 The optical encoder driven by the manual tuning knob produces two squarewave outputs, 'Channel 1' and 'Channel 2'. These outputs have a 90° phase relationship. Each produces 500 pulses per revolution of the manual control, i.e. $0.72^{\circ}$ rotation per pulse. Two tuning rates are provided, lkHz per revolution or 20kHz per revolution. In both cases, frequency changes in 10Hz steps. 4.3.2 The two encoder outputs are cleaned by trigger circuits and applied to inverters and CR differentiators. Each encoder output is therefore made available in four forms, as shown in Figure (d). FIG (d) ENCODER OUTPUT PROCESSING - 4.3.3 The four pricessed 'Channel 1' and four processed 'Channel 2' outputs are applied to two gating circuits. Two outputs are always produced: one is a train of '1-0-1' short pulses at four times encoder outputs pulse rate, while the second is a steady '1' level (Points A and B in Figure (e). Reversal of control rotation direction reverses the two states. The two outputs\_are applied to a set-reset bistable and to a NAND gate. The bistable Q output level indicates direction of rotation, while the pulse train indication of rotational speed and quantity appears at the output of the NAND gate. The action can be seen from the waveforms shown in Figure (f). - 4.3.4 The output from the bistable is fed to the up-down inputs of IC8 to 14 (see Figure 1), while the output from the NAND gate is applied to the clock inputs of IC8 to 14. According to direction of control rotation, the numbers stored in the counters can be increased or decreased, so controlling the counter output values. - 4.3.5 The 'SLOW' tuning rate of lkHz per rev is provided by a 20 circuit which can be switched in after the NAND gate referred to in paragraph 4.3.3. - 4.3.6 Manual tuning can be inhibited by a front-panel switch and is also inhibited when the receiver control is set to 'remote'. - 4.4 Manual Tuning Circuit Description - 4.4.1 The optical encoder is driven by the manual tuning knob and uses a 12V dc supply to produce two square—wave outputs, 'Channel 1' and 'Channel 2': these outputs have a 90° phase relationship and, at worst case, have a '1' level value of +12V and a '0' level value of 0.3V nominal. On each channel, 500 pulses are produced per encoder revolution. - 4.4.2 The two outputs from the encoder are 'cleaned' by trigger inverters IC40B and IC40D. Two further trigger inverters IC40A and IC40C provide inverted signals. The output from each of the four trigger inverters is app- lied to a CR differentiation circuit. Each of the two encoder outputs is therefore available in four forms: - (a) direct - (b) inverted - (c) direct differentiated - (d) inverted differentiated producing a total of eight inputs to a gating circuit formed by IC39 and IC45 together with D71-D78 and R78-R79. The action of this gating circuit is described in paragraphs 4.3.3 to 4.3.4 of the functional description. According to the direction of rotation of the manual control, the outputs across R78 and R79 are a train of '1-0-1' pulses at four times encoder output frequency and a steady '1' level. Reversal of rotation reverses the two outputs. Both are applied to IC34A, producing a corresponding train of '0-1-0' pulses from whichever channel is pulsing: this is the tuning control signal. Waveforms are shown in Figure (f). - 4.4.3 Whichever of the two outputs across R78 and R79 is pulsing is seen by bistable IC34C-IC34D as a '0' level input and, in consequence, the output level of IC34D is either '1' or '0' depending upon direction of control rotation. It is applied to pin 10 (up-down) of each up-down counter: a '1' value is 'count up' (clockwise rotation) and a '0' value is 'count down' (anticlockwise rotation). - 4.4.4 The tuning control signal from IC34A is fed via IC34B and IC24A to divide-by-twenty circuit IC23. It can be stopped at IC34B by application of a '0' level to pin 6. This level can be applied from either the INHI-BIT switch below the tuning control, or from the REMOTE press-button (paralleled with a corresponding remote-control input, where applicable). - 4.4.5 Divide-by-twenty circuit IC23 is a dual BCD counter with the MSB output of the first counter (pin 6) clocking the second counter. The second counter LSB output (pin 11) provides a pulse train at 1/20 of the frequency of that applied to pin 2 (lst counter clock). Output pulse-length from each counter is twice clockpulse length. - 4.4.6 The output from IC23 pin 11 and the output from IC24A are both applied to IC24C. With IC23 pins 7 and 15 at '0', an output is produced from IC24D, and IC24B output is a steady 'l' level. Under these conditions, IC38B output is at 1/20 the frequency of that of IC24A. With IC23 pins 7 and 15 at 'l', IC23 is shut down and pin 11 is at a steady '0' level. IC24B allows the output from IC24A to pass to IC24C and IC38B, the output from which is at the same frequency as that from IC24A. - 4.4.7 The control level applied to IC23 and IC24B is provided by the bistable formed by IC33A and IC33B. The bistable is set and reset by the FAST and SLOW buttons on the front-panel. Two LED indicators are driven via IC32 to indicate the selected state (either 1kHz or 20kHz tuning variation per revolution of the control knob). - 4.4.8 The output from IC38B is applied to pin 15 of each IC in the up-down counter. According to whether the up-down output from IC34D is '1' or '0', the count value will be increased or decreased as the manual FIG (e) BASIC MANUAL TUNING LOGIC FIG (f) MANUAL TUNING CIRCUIT ACTION tuning knob is rotated. The circuits controlled by the up-down counter outputs will react accordingly. #### 5. MODE AND BANDWIDTH CONTROL - DESCRIPTION - 5.1 Mode and Bandwidth Control Functional Description - 5.1.1 The mode and Bandwidth Control circuit is a straightforward extension of the basic circuit shown in Figure (b). Two groups of press-buttons are employed, one for mode (F, CW, LSB, USB, ISB, AM, P) and one for bandwidth (0.3 LSB, 8, 1.2, 0.3, 0.1). Each group is gated into three bistables. The two groups of inputs can be produced either by the front-panel buttons or from the memory. - 5.1.2 Four AND functions interconnect the two groups. Because of their presence, the use of the F, CW, or AM mode buttons automatically sets up a particular bandwidth. However, this does not prevent subsequent selection of a different bandwidth. For example, if AM is operated, the 8kHz bandwidth is automatically selected. However, if the AM and 1.2 buttons are pressed in sequence the receiver will operate in AM mode on 1.2kHz bandwidth. - 5.1.3 Operation of the P mode button automatically selects 0.3 LSB bandwidth. The bandwidth, AGC and reconditioned carrier LED's are extinguished. The preset conditions cannot be overriden. - 5.1.4 The circuit can be seen in Figure (g), which includes a truth table of outputs. The two groups of bistables each produce a 3-bit binary number output which is decoded by the controlled circuits. - 5.2 Mode and Bandwidth Control Circuit Description - 5.2.1 The action of the Mode and Bandwidth control code generating circuits can be fully understood from the functional description. The six bistables shown in the functional diagram (Figure (r)) are identified there as A to F. The corresponding integrated circuits are: A : IC46C - IC46D D : IC47D - IC47A B : IC47B - IC47C E : IC48D - IC48C C : IC46B - IC46A F : IC48A - IC48B The resetting pulse generator from the A-B-C (mode) group of bistables is formed by IC38A, IC38C, and IC38D: that for the D-E-F (bandwidth) group of bistables is formed by IC59A, IC59C, and IC59D. 5.2.2 The functional diagram shown in Figure (g) omits one input to the basic circuit; this input is an inhibit on bistables D, E and F, which comes into operation when USB, LSB, ISB or P mode is selected. Referring to Figure 4, it can be seen that the USB, LSB, ISB and P mode LED driver outputs from IC55 are connected to the next line of bistables IC47D, IC47A; IC48A, IC48B; IC48C, IC48D (bistables D, E and F in Figure (g) via an AND gate made up of D56, D57, D58, D102 and R95. The P mode output from IC55 is applied to the AND gate via R177, C22 (Figure 5). Selection of USB, LSB, ISB or P mode sets the appropriate output from IC55 to '0'; this '0' level, via the AND gate, is applied as a permanent inhibit to the three bandwidth selection bistables for so long as the mode remains selected. Note that, if during USB, LSB, ISB or P operation, a bandwidth button is pressed it will select the appropriate circuit but will only do so while the button is pressed; this is not a valid mode of operation and is only mentioned to avoid this effect being mistaken for a fault condition. - 5.2.3 Selection of P mode sets IC49 output pin 1 to logic '1' which is applied via D107 to automatically select 0.3 LSB bandwidth. Diode D105 prevents current being fed back into IC50. - 5.2.4 Each of the two groups of bistables suplies to the inputs to a BCD-decimal decoder (IC49 and IC50). The output lines from each decoder are normally at '0'. One line level rises to '1' according to the inputs applied, as listed below. All inputs at '0' produces all outputs at '0'. | NUMERICAL | I | INPUT PINS OUTPUT PINS | | | | | | | | | | |-----------|----|------------------------|----|----|----|---|----|---|---|---|---| | VALUE | 10 | 13 | 12 | 11 | 14 | 2 | 15 | 1 | 6 | 7 | 4 | | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | 2 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | 3 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | | 4 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | | 5 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | 6 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | | 7 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 5.2.5 The outputs from the decoders provide the controlling outputs to the mode and the badwidth circuits, and are also fed via LED drivers IC55, TR3, and IC56 to operate front-panel LED indicators. The mode and bandwidth outputs to the memory circuits are taken in parallel with the inputs to the decoders. ### 6. AGC CONTROL - DESCRIPTION 6.1 AGC Control - Functional Description (Figure (h)) The AGC control circuit is a straightforward extension of the basic circuit shown in Figure (b). The BCD/Decimal decoder shown in Figure (b) is replaced by four AND functions. - 6.2 AGC Control Circuit Description - 6.2.1 As in the Mode and Bandwidth control circuits, the AGC control circuit is a simple set of push-button setting bistables, as shown in Figure (h). The outputs of the bistables are decoded by a number of gates. The three bistables A, B, and C shown in the functional diagram (Figure (h)) are formed by IC35C-IC35D, IC42C-IC42D, and IC35B-IC35A. Decoding is carried out by IC36, IC41B, IC41C, IC41D, and IC37C. The decoded outputs are fed to the controlled circuits and, via LED drivers IC43, to front panel LED indicators. - 6.2.2 When P mode is selected, the P mode output from IC49 (see Figure 4) is applied to the AGC circuit via D113 (see Figure 5) to automatically select SHORT AGC. The P mode LED output is applied to bistable A, B and C via R177 and D111. The bistable outputs are all set to logic 'O' and the AGC LED's are extinguished. Fig.(g) Basic mode and bandwidth control logic 10-20 FIG (h) BASIC AGC CONTROL LOGIC ## 7. LOCAL/REMOTE CONTROL - DESCRIPTION ## 7.1 Local/Remote Control - Functional Description As in the Mode and AGC control circuits the Local/Remote circuit uses a pair of '0' active outputs from front-panel buttons to control a bistable. Q='1' for local, and '0' for remote. Two complementary outputs, LOCAL + and LOCAL -, are produced. The state of the bistable is indicated by two front-panel LEDs. When in remote, the '0' level from the Q output of the bistable is used to inhibit the output of the manual tuning circuits. FIG (j) BASIC LOCAL/REMOTE CONTROL ) ## 7.2 Local/Remote Control - Circuit Description The bistable is formed by IC33D and IC33C. Inverters TR2 and IC32C provide the complementary LOCAL + and LOCAL - outputs. Inverters IC32B ar IC32F provide the indicator LED drivers. The inhibit control to the maxual tuning is taken via D9 from the bistable Q output, and applied to IC34B. ## 8. OPERATE/STANDBY AND MEMORY CONTROLS The front-panel OPERATE/STANDBY power switch and the two memory control buttons, RECALL and STORE, operate via a 'contact de-bounce' circuit situated in the small printed-circuit panel behind the internal loudspeaker. ICl contains a separate 'de-bounce' circuit for each control, and each circuit is controlled by a clock oscillator in ICl; frequency is set to 225Hz by C4. When a control is operated, the appropriate output of ICl changes level from 'l' to '0' four clock periods after the last 'bounce'. It remains at '0' until the next control operation, when it returns to 'l' four clock periods after the last 'bounce'. The output levels from ICl are inverted in IC2. ## 8.1 Increment/Decrement With the receiver on local, IC2 reset input pin 9 is at OV. When the receiver is turned on the $\pm 12$ V supply rises quickly and 12V is applied to IC2 pin 9 via C3. C3 then discharges to OV through R6. The purpose of this is to ensure that the counter always starts at channel O. 8.1.1 De-bounce is provided by IC1E and IC1F, which have internal pullup resistors to supply +12V. The output of IC1F is used to set the UP/DOWN line on counter IC2. Resistors R2 and R3 provide an OR gate function to inverter TR1. Delay to the clock input of IC2 is provided by IC1D and delay to the preset enable input of IC2 is provided by IC1A. Each de-bounce provides an 8mS delay after the last transition. The de-bounce oscillator IC1G runs at approximately 500Hz. FIG (k) DE-BOUNCE CIRCUIT ACTION - 8.1.2 Depressing the front-panel INCREMENT button SW2 turns on transistor TR1 and 8mS, later a positive clock edge occurs. The UP/DOWN input to IC2 remains at logic 'l' and a count of l appears at IC2 output. - 8.1.3 Depressing the front-panel DECREMENT button SW1 provides logic '0' on the UP/DOWN input of IC2. After a delay of 8mS the clock input rises causing the counter to decrement. Releasing the DECREMENT button provides a logic '1' on the UP/DOWN input of the counter. To prevent this level change on the UP/DOWN input causing a further decrement, the output of the counter IC2 is fed back to the preset input, overriding the clock. - 8.1.4 The output of counter IC2 is applied to NBCD adder IC3. For counts of up to 7, all B inputs to IC3 are logic '0' and the code set on Al-A3 inputs will appear on Sl-S3 output. For a count of 8, all A inputs of IC3 are logic '0' and the code set of B4 will appear at S4. - 8.1.5 For counts of 9-15 B4 input will remain at logic 'l' and the binary codes appearing at A1-A3 will be added to B4. Examples of inputs and outputs of adder IC3 for channel 7 and 13 are shown in Table 1. TABLE 1 : ADDER IC3 INPUTS AND OUTPUTS | | Al | A2 | A3 | A4 | Bl | В2 | В3 | В4 | CARRY | Sl | S2 | S3 | S4 | DISPLAY | |------------|----|----|----|----|----|----|----|----|-------|----|----|----|----|---------| | CHANNEL 7 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 07 | | CHANNEL 13 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 13 | - 8.1.6 The output from adder IC3 drives display decoder IC1 and panel 419/1/18150 to supply units display IC3. The carry output of adder IC3 is applied via TR2 to IC2 on panel 419/1/18150 to the tens display IC2. - 8.1.7 The output of up/down counter IC2 is also applied to buffer IC4. IC4 output remains on until CHANNEL SELECT COMMON rises to logic '1'. The output of IC4 is used to address the memory. CHANNEL SELECT COMMON input is derived from Module 12A. ## 8.2 Store/Recall STORE and RECALL buttons are powered from +12V remote. When the receiver is in the REMOTE mode, depressing STORE or RECALL button will have no effect on the circuit. - 8.2.1 With the receiver in LOCAL mode, depressing RECALL button SW4 applies logic '0' to the CHANNEL SELECT line and after a delay of 8mS, applies logic '0' to the RECALL line. - 8.2.2 With the receiver in LOCAL mode, depressing STORE button SW3 applies logic '0' to the CHANNEL SELECT line and after a delay of 8ms, applies logic '0' to the STORE line. ### 9. METER CIRCUIT The monitor meter circuit consists of a 100uA FSD micro-ammeter and a twelve-way rotary switch via which ten points in the receiver can be monitored. All monitored inputs are fed to the switch in a form suitable for direct application to the meter. 10. RF-IF GAIN, AUDIO GAIN, and VAR, BFO CONTROLS These controls are standard potentiometers producing variable d.c. outputs. The circuits are self-explanatory. 11. ISB AUDIO, INHIBIT-OPERATE, and SPEAKER-ON-OFF CONTROLS These controls are standard miniature rocker switches. The circuits are self-explanatory. #### 12. TEST DATA - 12.1 The test procedure for Module 10J is covered in the overall test procedures given in Chapter 2, Section 5 of this manual. Therefore no additional test data is required. - 12.2 The test procedure consists of checking the operation of the front panel controls and the associated LED indicators of Module 10J. The LED indicators are driven via lamp drivers from the outputs of the individual control circuits, therefore an illuminated LED indicator may be considered as a final test of the control circuit and switch. - 12.3 As Module 12A is employed when carrying out checks on the memory control on the front-panel of Module 10J, it is essential to ensure that there are no faults on Module 12A, as this will give a false indication of the condition of Module 10J. # 13. <u>COMPONENT LISTS</u> # $\frac{\text{Main Assembly (Module 10J - 630/1/32990/010)}}{\text{Panel Electronic Circuit}} (419/1/17992)$ | Circuit | | | | |-------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | | - | Panel Printed Circuit<br>Socket | Plessey<br>Cambion 450-3704-1- | 419/1/18000<br>508/4/22095 | | _ | Socket Low Profile | 03<br>Texas C931402 14-pin | 508/4/22096/002 | | _ | Socket Low Profile | DIL<br>Texas C931602 16-pin<br>DIL | 508/4/22096/003 | | C1,8,11-14<br>C3.<br>C7,32<br>C6,17,19-<br>22,25,29 | Capacitor 100pF ± 2.5% 30V<br>Capacitor 820pF ± 2.5% 30V<br>Capacitor 1000pF ± 5% 400V<br>Capacitor 0.01uF ± 5% 400V | Suflex HSC 30<br>Suflex HSC 30<br>Siemens B32560<br>Siemens B32560 | 437/4/30011/011<br>437/4/30011/030<br>435/4/90317/023<br>435/4/90317/029 | | C40<br>C5<br>C2,31<br>C4,10,33<br>C26,34-38<br>IC22,38,<br>44,54,59, | Capacitor 0.luF ± 5% 100V<br>Capacitor 0.22uF ± 5% 100V<br>Capacitor 0.luF ± 20% 35V<br>Capacitor 1.0uF ± 20% 35V<br>Capacitor 2.2uF ± 20% 16V<br>Integrated Circuit | Siemens B32560 100V<br>Siemens B32560 100V<br>ITT TAG<br>ITT TAG<br>ITT TAG<br>Motorola MC14001CP | 435/4/90317/014<br>435/4/90317/017<br>402/4/57057/001<br>402/4/57057/003<br>402/4/57057/007<br>445/4/02383/001 | | IC60<br>IC15,24,<br>25,33,34,<br>35,39,42,<br>45-48,51,<br>58,63-66 | Integrated Circuit<br>Integrated Circuit | Motorola MC14002CP<br>Motorola MC14011CP | 445/4/02383/002<br>445/4/02383/011 | | IC30<br>IC26-29<br>IC57<br>IC36,37,52<br>IC49,50<br>IC32,43,<br>55,56 | Integrated Circuit Integrated Circuit Integrated Circuit Integrated Circuit Integrated Circuit Integrated Circuit | Motorola MC14012CP<br>Motorola MC14015CP<br>Motorola MC14023CP<br>Motorola MC14025CP<br>Motorola MC14028CP<br>Motorola MC14049CP | 445/4/02283/012<br>445/4/02383/015<br>445/4/02383/023<br>445/4/02383/025<br>445/4/02383/028<br>445/4/02383/049 | | IC16,41,53<br>IC40<br>IC8-14<br>IC1-7<br>IC23<br>IC31,62<br>IC17-21<br>R9,57<br>R101,102,<br>108-111, | Integrated Circuit Resistor 100R ± 2% 0.25W Resistor 470R ± 2% 0.25W | Motorola MC14069CP<br>Motorola MC14093CP<br>Motorola MC14510CP<br>Motorola MC14511CP<br>Motorola MC14518CP<br>Motorola MC14528CP<br>National MM80C95<br>Electrosil TR4 | 445/4/02383/069<br>445/4/02383/093<br>445/4/02383/510<br>445/4/02383/511<br>445/4/02383/518<br>445/4/02383/528<br>445/4/03053/005<br>403/4/05522/100<br>403/4/05522/470 | | 113-116,<br>160-172<br>R22-56,58-<br>71,124<br>R122 | Resistor 1k + 2% 0.25W Resistor 2.2k + 2% 0.25W | Electrosil TR4 Electrosil TR4 | 403/4/05523/100<br>403/4/05523/220 | | , , | R. Ha 3302 ± 2%<br>Contai InF ± 20% 30V | Eletical TR4<br>Tantalum Boad. | | | Cinath | | | | |----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|----------------------------------------------------|-------------------------------------------------------| | Circuit<br>Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | | R6,96-98, | Resistor 10k + 2% 0.25W | Electrosil TR4 | 403/4/05524/100 | | R7<br>R18,121,171<br>R89,128,129 | Resistor 15k + 2% 0.25W Resistor 22k + 2% 0.25W Resistor 47k + 2% 0.25W | Electrosil TR4<br>Electrosil TR4<br>Electrosil TR4 | 403/4/05524/150<br>403/4/05524/220<br>403/4/05524/470 | | R74-77<br>R1-5,8,13-<br>17,19,72,<br>73,78-88,<br>90-95,<br>100,103-<br>107,117,<br>118-120,<br>123,125, | Resistor 56k + 2% 0.25W<br>Resistor 100k + 2% 0.25W | Electrosil TR4 Electrosil TR4 | 403/4/05524/560<br>403/4/05525/100 | | 125,125,<br>127,130-<br>155,175,<br>176,178<br>R11,12,20, | Resistor 1M + 5% | Allon Brodley Type CD | 402///04261/002 | | 99 | | Allen Bradley Type CB | 403/4/04361/003 | | R10<br>D1-41,43-<br>60,63-85,<br>87-115 | Resistor 4.7M ± 5%<br>Diode | Allen Bradley Type CB<br>Texas 1N4148 | 403/4/04361/470<br>415/4/05720 | | TR1,2,3 | Transistor<br>Sleeve Ident Yellow<br>marked K | Mullard BC109<br>Hellerman | 417/4/01776<br>915/4/04042/030 | | - | Sleeve Ident Yellow<br>marked L | Hellerman | 915/4/04042/031 | | - | Sleeve Ident Yellow marked M | Hellerman | 915/4/04042/032 | | - | Sleeve Ident Yellow<br>marked N | Hellerman | 915/4/04042/033 | | - | Sleeve Ident Yellow<br>marked P | Hellerman | 915/4/04042/035 | | - | Sleeve Ident Yellow marked Q | Hellerman | 915/4/04042/036 | | - | Sleeve Ident Yellow marked R | Hellerman | 915/4/04042/037 | | - | Sleeve Ident Yellow marked S | Hellerman | 915/4/04042/038 | | - | Sleeve Ident Yellow marked T | Hellerman | 915/4/04042/039 | | - | Sleeve Ident Yellow marked U | Hellerman | 915/4/04042/040 | | - | Sleeve Ident Yellow marked V | Hellerman | 915/4/04042/041 | | - | Sleeve Ident Yellow marked W | Hellerman | 915/4/04042/042 | | - | Sleeve Ident Yellow marked X | Hellerman | 915/4/04042/043 | | - | Sleeve Ident Yellow marked Y | Hellerman | 915/4/04042/044 | | - | Sleeve Ident Yellow marked Z | Hellerman | 915/4/04042/045 | | | | | | # Flexi-Circuit Assembly Channel Select (419/1/18112) | Circuit<br>Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | |-----------------|-------------------------------------------------|----------------------------------------|-------------------------------------------| | D1 | Flexi-Circuit Diode, LED Flexi-Circuit Assembly | Brybond<br>Texas TIL209 Red<br>Brybond | 419/1/18113<br>520/9/97665<br>419/9/18114 | # Front Panel Assembly (630/1/32980) | Circuit | | | | |---------|----------------------------|-----------------------|-----------------| | Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | | | | | | | - | Filter | Plessey | 630/2/32970 | | _ | Baffle Plate | Plessey | 630/2/32972 | | _ | Baffle | Plessey | 630/2/32974 | | _ | Bracket | Plessey | 630/2/32978 | | - | Hinged Front Panel | Plessey | 630/9/33039 | | - | Loudspeaker, Permanent | Elac 235T25, Electro | 409/4/11534 | | | Magnet | Acoustic Ind. | | | _ | Switch Lever Rocker | Arrow 1100B Black | 408/4/51496/001 | | _ | Jack Telephone | Rendar R326-400-05 | 508/4/22103/001 | | - | Spacer Threaded | Harwin R6074 M3X10LC | 999/9/32544/004 | | - | Plessey Presentation Badge | Plessey | 980/4/08030/002 | | D25 | Semi-conductor Device LED | Hewlett Packard 5082- | 520/4/97666 | | | Yellow Diffused Lens | 4550 | | | D24 | Semi-conductor Device LED | Hewlett Packard 5082- | 520/4/97667 | | | Green Diffused Lens | 4950 | | | - | Flexi-Circuit Assembly | Brybond No 14 | 419/1/18096 | | - | Flexi-Circuit Assembly | Brybond No 13 | 419/1/18100 | | - | Flexi-Circuit Assembly | Brybond No 12 | 419/1/18105 | | - | Spacer | Plessey | 630/2/32929 | | - | Screw Special | Plessey | 630/2/32994 | | - | Incremental Encoder | Plessey | 630/9/32933 | | - | Knob | Evans No 4325 D/4326 | 630/9/32592 | | | | Modified Bore | 000,0,023,02 | | - | Knob | Evans No 4371 D/4372 | 630/9/32951 | | | | Modified Bore | | | - | Knob | Evans No 4371D | 630/9/32950 | | - | Skirt | Evans No 4372 Mod | 630/9/32949 | | | | | , - , | # Keyboard Assembly (630/1/32927) | Circuit<br>Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | |-----------------|----------------------------------------------------------------------|-------------------------------|-------------------------------------------| | -<br>-<br>- | Board Frame Assembly Keyboard Frame Assembly Variable B.F.O. Control | Plessey<br>Plessey<br>Plessey | 630/1/32939<br>630/1/32925<br>630/1/32930 | | - | Assembly Memory Display and Switching Assembly Switch, Rocker SPDT | Plessey<br>Plessey | 630/1/35320<br>408/1/35511/110 | | Circuit | | T | I | |------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|----------------------------------------------|-------------------------------------------------------| | Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | | R6,96-98, | Resistor 10k <u>+</u> 2% 0.25W | Electrosil TR4 | 403/4/05524/100 | | R7<br>R18,121,173 | Resistor 15k $\pm$ 2% 0.25W<br>Resistor 22k $\pm$ 2% 0.25W<br>Resistor 47k $\pm$ 2% 0.25W | Electrosil TR4 Electrosil TR4 Electrosil TR4 | 403/4/05524/150<br>403/4/05524/220<br>403/4/05524/470 | | R74-77 | Resistor 56k + 2% 0.25W | Electrosil TR4 | 403/4/05524/560 | | R1-5,8,13-<br>17,19,72,<br>73,78-88,<br>90-95,<br>100,103-<br>107,117,<br>118-120,<br>123,125, | | Electrosil TR4 | 403/4/05525/100 | | 127,130-<br>155,175,<br>176,178 | | | | | R11,12,20, | Resistor 1M + 5% | Allen Bradley Type CB | 403/4/04361/003 | | R10<br>D1-41,43-<br>60,63-85,<br>87-115 | Resistor 4.7M $\pm$ 5% Diode | Allen Bradley Type CB<br>Texas 1N4148 | 403/4/04361/470<br>415/4/05720 | | TR1,2,3 | Transistor<br>Sleeve Ident Yellow<br>marked K | Mullard BC109<br>Hellerman | 417/4/01776<br>915/4/04042/030 | | - | Sleeve Ident Yellow marked L | Hellerman | 915/4/04042/031 | | _ | Sleeve Ident Yellow<br>marked M | Hellerman | 915/4/04042/032 | | _ | Sleeve Ident Yellow<br>marked N | Hellerman | 915/4/04042/033 | | - | Sleeve Ident Yellow marked P | Hellerman | 915/4/04042/035 | | _ | Sleeve Ident Yellow<br>marked Q | Hellerman | 915/4/04042/036 | | _ | Sleeve Ident Yellow<br>marked R | Hellerman | 915/4/04042/037 | | _ | Sleeve Ident Yellow marked S Sleeve Ident Yellow | Hellerman<br>Hellerman | 915/4/04042/038 | | _ | marked T Sleeve Ident Yellow | Hellerman | 915/4/04042/039<br>915/4/04042/040 | | _ | marked U Sleeve Ident Yellow | Hellerman | 915/4/04042/040 | | _ | marked V Sleeve Ident Yellow | Hellerman | 915/4/04042/042 | | _ | marked W Sleeve Ident Yellow | Hellerman | 915/4/04042/043 | | - | marked X Sleeve Ident Yellow marked Y | Hellerman | 915/4/04042/044 | | - | Sleeve Ident Yellow marked Z | Hellerman | 915/4/04042/045 | | L | | | | # Keyboard Assembly (continued) | Circuit<br>Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | |------------------|-------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------| | -<br>-<br>-<br>- | Switch Rotary<br>Switch Push<br>Switch Toggle<br>Resistor Variable 1k<br>Resistor Variable 4.7k | Lorlin Type Ck 12 Pin<br>Cherry M61-0110<br>Plessey<br>Plessey Type MH1 1k<br>Plessey Type MH1 4.7k | 408/9/51497<br>408/4/51494/001<br>408/1/35511/110<br>404/9/08059/001<br>404/9/08059/002 | # Circuit Assembly, Auxiliary Panel (419/1/18096) | Circuit<br>Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | |--------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------| | C4<br>C1,2,3<br>IC1<br>IC2<br>R10<br>R5<br>R2<br>R7,8,9<br>D2,3,4, | Capacitor 10nF + 5% 400V Capacitor electrolytic 10uF + 20% 16V Integrated Circuit Integrated Circuit Resistor 100R + 2% 0.25W Resistor 1.5k + 2% 0.25W Resistor 3.9k + 2% 0.25W Resistor 100k + 2% 0.25W Diode | Siemens B32560-B3103J ITT TAG Motorola MC14490FP Motorola MC14049UBCP or RCA CD4049UBE Electrosil TR4 Electrosil TR4 Electrosil TR4 Electrosil TR4 Electrosil TR4 Texas 1N4148 | 435/4/90317/029<br>402/4/57057/008<br>445/4/02383/490<br>445/4/02383/049<br>403/4/05522/100<br>403/4/05523/150<br>403/4/05523/390<br>403/4/05525/100<br>415/4/05720 | ### Panel Frame Assembly (630/1/32929) | Circuit<br>Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | |------------------|------------------------------------------------------------------------------|--------------------------------------------------------------------------|-----------------------------------------------------------------------------| | -<br>-<br>-<br>- | Frame Assembly Panel Electronic Circuit Spacer Hinge Bar Plastic Cee Section | Plessey<br>Plessey<br>Plessey<br>Plessey<br>Hellerman Type PS<br>Beading | 630/1/33022<br>419/1/17992<br>630/2/32739<br>630/2/33028<br>998/4/83105/001 | #### Frame Assembly (630/1/33022) | Circuit<br>Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | |-----------------|---------------------------------------------------------------------|-----------------------------------------|---------------------------------------------------| | -<br>-<br>- | Frame<br>Fastener, Spring Loaded<br>Nutsert M3 Brass zinc<br>plated | Plessey<br>PEM PFC2-M3-40<br>Avdel 9528 | 630/2/33021<br>991/4/11754/001<br>999/9/32469/001 | #### Variable BFO Control Assembly (630/1/32930) | | Circuit<br>Ref. | Description and Tolerance | Manufacturer and Ref. | Dort No. | |---|-----------------|-------------------------------------|--------------------------------------------------|----------------------------| | ļ | rer. | Description and Tolerance | Manufacturer and Ref. | Part No. | | | -<br>- | Bracket Assembly<br>Ball Drive Unit | Plessey<br>Jackson Bros. 4511/<br>DAF (Modified) | 630/1/33043<br>630/9/33046 | | | - | Resistor Variable 4.7k | Plessey Type MHl | 404/9/08059/003 | | | | | | | #### Bracket Assembly (630/1/33043) | Circuit<br>Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | |-----------------|---------------------------|-----------------------|-------------| | - | Bracket | Plessey | 630/2/33042 | | - | Pin | Plessey | 630/2/33029 | # Bracket Assembly (630/1/33027) | Circuit<br>Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | |-----------------|---------------------------|-----------------------|-----------------| | - | Bracket | Plessey | 630/2/33026 | | | Press nut | Rosan M3 | 999/4/03261/005 | # Memory Display and Switching Assembly (630/1/35320) | Circuit<br>Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | |--------------------|-------------------------------------------------------------------------------------------------------|--------------------------------------------------|--------------------------------------------------------------| | PCB9<br>PCB10<br>- | Memory Channel Select Board<br>Memory Channel Select Board<br>Switch, Push<br>Switch, Retaining Plate | Plessey<br>Plessey<br>Cherry M61-0110<br>Plessey | 419/1/18148<br>414/1/18150<br>408/4/51494/001<br>630/2/35321 | ## Panel, Electronic Circuit (419/1/17842) | Circuit<br>Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | |-----------------|---------------------------|-----------------------|-----------------| | | | | | | - | Panel Printed circuit | Plessey | 419/2/17843 | | C1 | Capacitor electrolytic | ITT TAG | 402/4/57057/008 | | | 10uF + 20% 16V | | | | C2 | Capacitor 10nF + 5% 250V | Siemens B 32560 | 435/4/90317/007 | | C3 | Capacitor 100nF + 5% 250V | Siemens B 32560 | 435/4/90317/015 | | IC1 | Integrated Circuit | Motorola MC14490FP | 445/4/02383/490 | | IC2 | Integrated Circuit | Motorola MC14516BCP | 445/4/02383/516 | | IC3 | Integrated Circuit | Motorola MC14560BCP | 445/4/02383/560 | | IC4 | Integrated Circuit | RCA CD4081BE | 445/4/02383/081 | | | | | | # Panel, Electronic Circuit (Cont'd.) | Circuit<br>Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | |------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------| | R4<br>R5<br>R2,3<br>R1,6<br>TR1<br>TR2<br>D1-8 | Resistor $1K2 + 2\% \frac{1}{4}W$ Resistor $10K + 2\% \frac{1}{4}W$ Resistor $22K + 2\% \frac{1}{4}W$ Resistor $1M + 5\% \frac{1}{4}W$ Transistor Transistor Diode | Electrosil TR4 Electrosil TR4 Electrosil TR4 Electrosil TR4 Allen Bradley CB Ferranti ZTX 502L Ferranti ZTX 302L Texas 1N 4148 | 403/4/05523/120<br>403/4/05524/100<br>403/4/05524/220<br>403/4/04361/003<br>417/4/01876<br>417/4/01875<br>415/4/05720 | # Panel, Electronic Circuit (419/1/18150) | Circuit<br>Ref. | Description and Tolerance | Manufacturer and Ref. | Part No. | |---------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------| | IC1<br>C2,3<br>R1-8,<br>11,12<br>R9<br>R10<br>TR1 | Panel Printed Circuit Socket Semi-Conductor Device Socket Semi-Conductor Device Integrated Circuit Light Emitting Diode Red Resistor 1k + 2% 0.25W Resistor 10k + 2% 0.25W Resistor 22k + 2% 0.25W Transistor | Plessey Cambion 703-5314-01- 04-12 Cambion 703-5316-01- 04-12 Motorola MC14511BCP Hewlett-Packard 5082- 7653 Electrosil TR4 Electrosil TR4 Ferranti ZTX502L | 419/2/18151<br>508/4/22194/002<br>508/4/22194/003<br>445/4/02383/511<br>520/4/97672/001<br>403/4/05523/100<br>403/4/05524/100<br>403/4/05524/220<br>417/4/01876 | Module 10J $\dot{}$ BFO ,mode & bandwidth $\,$ circuits 419/DA/18083 419/DA/18071 Fig.7 Module 10J: front panel tuning rate and control circuit diagram 419/DA/18079 Fig. 8 Module 10j : front panel AGC control circuit diagram 419/DA/18089 Fig. 12 \*Ricagle / with warming Sai INL -- 1084 630/DB/32990/00I #### INTEGRATED CIRCUIT DEFINITIONS This information forms a supplement to the circuit diagrams in respect of complex integrated circuits which are shown diagrammatically by a rectangular outline only. #### MC 14015 Two separate 4-bit shift registers with outputs Q0 to Q3. Data to input D clocked in on positive-going edge at input CL provided that input R = '0'. Input R = '1' sets all Q outputs to '0'. #### MC 14518 and MC 14520 Dual BCD counters | CL | ENC | R | ACTION | |--------|--------|---------|----------------------------| | 0 | 1 | 0 | ) Count<br>) incremented | | X<br>1 | х<br>О | 0 0 0 0 | )<br>) no<br>) change<br>) | | Х | X | 1 | All outputs | #### MC 14510 BCD up-down counter. Counts up or down from a preset value entered on PO, P1, P2, P3 when ENP = '0'. Count is up when UP-DOWN = '1', and down when UP-DOWN = '0'. Input R = '1' sets all Q outputs to '0'. #### MC 14511 BCD input 7-segment LED decoder-driver. A BCD number between 0 and 9 is applied to D0 (LSB) D1, D2, D3 (MSB). Outputs 'a' to 'g' directly drive a 7-segment LED display to produce the corresponding number. Normal operation is produced with BLK and L TEST inputs both at '1'. BLK = '0' produces a blank display; L TEST = '0' produces an '8' display. An input BCD value greater than 9 produces a blank display. #### MC 14028 BCD to decimal decoder. A 0 to 9 BCD input on DO (LSB), D1, D2, and D3 (MSB) produces a '1' level on the corresponding one of outputs SO to S9. A BCD input value greater than 9 sets all S output lines to '0'. #### MC 14008 Four-bit full adder. Forms the sum of A+B+CIN where A and B are four-bit numbers. S0, S1, S2, S3 and C0 are five-bit full sum. If S0-S3 is a 4-bit sum, C0 is carry. CO = 'O' if the full sum is 15 or less. CO = '1' if the full sum is greater than 15. ## CHAPTER 11 ## MODULE 11 MEMORY Module 11 not fitted to PR2250G. #### WARNING - l. Module 12A microprocessor circuits incorporate a 'power- up' reset generator which, on application of a.c. power to the receiver, generates a 'clear' pulse input to the microprocessor. - (i) Before removing Module 12A from a receiver, SWITCH OFF THE A.C. POWER SUPPLY. - (ii) Before replacing Module 12A in a receiver, ENSURE THAT A.C. POWER IS OFF. - 2. It is considered good practice, although not absolutely essential, to switch off a.c. power when removing or replacing any module. ## CHAPTER 12 #### MODULE 12A - REMOTE CONTROL ### CONTENTS | Para. | CONTENTS | Page | |-------|-----------------------------------------------------------------|-------| | 1. | INTRODUCTION | 12-3 | | 2. | MICROPROCESSORS | 12-3 | | 2.1 | Introduction | 12-3 | | 2.2 | Microprocessor Action | 12-3 | | 2.3 | CDP1802 Microprocessor IC | 12-5 | | 3. | FUNCTIONAL DESCRIPTION | 12-7 | | 3.1 | General | 12-7 | | 3.2 | Action | 12-7 | | 3.3 | Data Format | 12-10 | | 4. | CIRCUIT DESCRIPTION | 12-13 | | 4.1 | Introduction | 12-13 | | 4.2 | Input and Output Connections | 12-13 | | 4.3 | MPU - Controlled Circuit | 12-14 | | 4.4 | MPU - Clock | 12-15 | | 4.5 | MPU Serial Data Input | 12-16 | | 4.6 | Serial Data Output | 12-16 | | 4.7 | AGC/ZERO BEAT Analogue/Digital Converter | 12-16 | | 4.8 | REMOTE RF/IF GAIN and REMOTE BFO Digital/Analogue<br>Converters | 12-17 | | 4.9 | Power State Sensor | 12-18 | | 5. | TEST DATA | 12-19 | | 5.1 | Test Equipment Required | 12-19 | | 5.2 | Alignment and Functional Tests | 12-19 | | 5.3 | MPU - Controlled Circuits | 12-21 | | 6. | COMPONENT LISTS | 12-22 | | | APPENDIX | Pa, | |--------------|--------------------------------------------|------| | | Integrated Circuit Definitions | 12 | | | - TARLEC | | | <u>Table</u> | TABLES | Pa; | | 1. | Program for $\overline{(A \cdot B) + C}$ | 12. | | 2. | CDP1802 Operations | 12- | | 3. | CDP1802 Connections | 12. | | 4. | Command and Status Report Combinations | 12- | | 5. | Serial Data Connections | 12. | | 6. | Address Data Connections | 12- | | | ILLUSTRATIONS | | | Fig. | | Paş | | (a) | Basic Microprocessor System | 12- | | (b) | Gate Logic for $\overline{(A.B) + C}$ | 12- | | (c) | Module 12A Functional Block Diagram | . 12 | | (d) | Data Format | 12- | | (e) | IC14B-A Output Circuit Characteristic | 12- | | 1. | Module 12A Analogue Panel Circuit Diagram | 12- | | 2. | Module 12A CPU Panel Circuit Diagram | 12- | | 3. | Module 12A Analogue Panel Component Layout | 12- | | 4. | Module 12A CPU Panel Component Layout | 12- | #### MODULE 12A - REMOTE CONTROL #### 1. INTRODUCTION Module 12A is a microprocessor-based control module which also incorporates the memory functions. It provides full remote control of the receiver via a serial digital data input stream. Module 12A interfaces two receivers and preselectors in conjunction with Mode Select Unit PV2277. #### 2. MICROPROCESSORS #### 2.1 Introduction - 2.1.1 This description assumes that the reader has no previous knowledge of microprocessors (MPUs). It is intended to give an outline of working only. Detailed description of the internal workings of a microprocessor is not needed by a maintainer, and is in any case the province of an appropriate text book. - 2.1.2 A microprocessor is a general-purpose integrated-circuit device which can be used to replace a large number of TTL or CMOS logic elements which might otherwise perform a particular task. The microprocessor is 'tail-ored' to a particular task by means of a sequence of instructions known as a 'program'; these instructions are held in a non-volatile memory which has been programmed by the designer of the system. It is quite possible for the same type of microprocessor to perform the functions of a pocket calculator, a traffic light controller, or a 'TV Tennis' game: what the device does is decided by the program stored in the memory associated with it. Normally, all the available MPU facilities are not used in any one application: for example, as a traffic light controller a short and simple program would suffice, whereas as a calculator a more complex program using more of the MPU facilities would be necessary. - 2.1.3 The focal point of any system is the MPU itself. It controls the system by reading instructions from the memory, interpreting them, and manipulating the system buses so as to carry out the orders of the human programmer. The device has no 'mind of its own': it cannot assess the wisdom or otherwise of the instructions to which it works. #### 2.2 Microprocessor Action - 2.2.1 A basic microprocessor (MPU) system can be seen in Figure (a). The system splits into four functions, - (1) The microprocessor itself, which is capable of performing aritmetic and logic manipulation of data fed into it. This is done under the control control of a sequence of program instructions. - (2) The program store, which in its simplest form is a 'programmable read-only memory' (PROM). This store holds a fixed set of instructions which control the actions of the MPU. - (3) The data store, which consists of a random access 'read-write' memory (RAM). This store is used for holding input data, output data, and intermediate results. - (4) The input-output channels (or 'ports'). These are binary channels which transfer data in the form of parallel words. An eight-bit channel, for example, could represent 0-255 binary, 0-99BCD, the settings of eight independent switches, or the segment pattern to display a number on a 7-segment LED display. Equally, it could supply logic level control commands to another circuit. FIG (a) BASIC MICROPROCESSOR SYSTEM 2.2.2 The action can be seen in outline from the following simple example in which the MPU is assumed to handle only one bit at a time, and is required to perform the logic operation (A.B) + C. This operation could be performed by gates connected as shown in Figure (b). FIG (b) GATE LOGIC FOR $\overline{(A \cdot B) + C}$ 2.2.3 To carry out $\overline{(A.B) + C}$ , a nine-step program would be necessary, as shown in Table 1. TABLE 1 : PROGRAM FOR $\overline{(A \cdot B) + C}$ | | ABBREV. | | | |-----------------------|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------| | STEP | INST. | ACTION | RESULT | | 1<br>2<br>3<br>4<br>5 | RDO<br>ST<br>RD1<br>AND<br>ST | Read data at input channel '0' (i.e. 'A') Store RDO data in data store Read data at input channel 'l' (i.e. 'B') Perform AND function on ST and RDl data Store result of step 4 | A (A.B) | | 6<br>7<br>8<br>9 | RD2<br>OR<br>COMP<br>WR1 | Read data at input channel '2' (i.e. 'C') Perform OR function on ST and RD2 data Form complement of step 7 result Present result of step 8 on output channel 1 | $\frac{(A.B) + C}{(A.B) + C}$ $\frac{(A.B) + C}{(A.B) + C}$ | - 2.2.4 The nine-step sequence of instructions defined in Table 1 is stored in the PROM, and is available for use at any time. It is called up for use by an internal program in the MPU. A microprocessor has to read the PROM instructions in the absence of specific external commands, and therefore has its own internal program through which it continuously cycles: this program, called the FETCH-EXECUTE cycle, causes the MPU to read the PROM program and carry out its instructions in an orderly manner. The FETCH-EXECUTE cycle is carried out at least once for each instruction in the PROM programme; the phrase 'at least once' is used because most PROM programs include multiple-word instructions which have to be read ('fetched') from the PROM one word at a time. - 2.2.5 In the example given in Table 1, it is apparent that the nine-step program would take longer to execute than the time taken to get the same result with gates. Typical times would be 20 nano-sec. for gates and 20 micro-sec. for the MPU, but the example assumed that only one bit was processed at a time. In practice up to sixteen bits are processed at once and, with a 2 MHz clock rate, it can be seen that the data-processing capability of a microprocessor is considerable. - 2.2.6 Where a microprocessor is required to perform arithmetic calculations, the number of bits it can process at one (or 'word length') is of importance. If word length is four bits, then in one word there are 24 = 16 possible combinations; the best definition possible is therefore 1/16, about 6%. If, however, word length is sixteen bits then there are 216 = 65536 possible combinations; the best definition possible is therefore 1/16, about 0.000015%. Note that it is nevertheless possible to achieve sixteen-bit accuracy with a four-bit word length by cascading four successive four-bit manipulations: the only loss is in the time taken to achieve a result. #### 2.3 CDP1802 Microprocessor IC - 2.3.1 The RCA CDP1802 microprocessor integrated-circuit is used in Module 12A. It is a sixteen-bit word general-purpose computing or control device intended for a wide variety of uses. Its basic function in Module 12A is that of a process-controller. In addition to the features described in the preceding text, a CDP1802 contains an array of sixteen 'scratch-pad' registers for temporary internal storage of data. The content of any one of these registers can be directed on to any one of three paths, namely: - (1) To the external memory (RAM) via the data bus. May be used to address a memory location via the address bus. - (2) To an internal register associated with the internal arithmetic logic unit. - (3) To an increment-decrement circuit where the content of a register can be incremented or decremented by 1 and then returned to the register from whence it came. These three paths, depending on the nature of the instruction, may operate independently or in various combinations. 2.3.2 Instructions from the associated PROM to the CDP1802 consist of two 8-clockpulse cycles which together form a FETCH-EXECUTE cycle. If necessary, a third 8-clockpulse cycle can be employed in the form of a second EXECUTE cycle. 2.3.3 The operations which CDP1802 microprocessor can carry out are listed in Table 2. TABLE 2 : CDP1802 OPERATIONS | TYPE | OPERATION | |------------|------------------------------------------------------------------------| | Register | Increment content<br>Decrement content | | Logic | OR Exclusive OR AND Shift right or left Shift right or left with carry | | Arithmetic | Add Add with carry Subtract Subtract with borrow | 2.3.4 As used in Module 12A, the CDP1802 connections listed in Table 3 are employed. Each is defined in the table. TABLE 3 : CDP1802 CONNECTIONS | TITLE | PIN | DESCRIPTION | |--------------------------------------------------------------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CLOCK<br>XTAL | 1 39 | Input for internal single-phase clock generator. Output of internal single-phase clock generator. With pin 3 at '0' the device resets. With pin 3 at | | OLLIM | | 'l' the device runs. Used to produce correct start state on applying power. | | BUSO<br>BUS1<br>BUS2<br>BUS3<br>BUS4<br>BUS5<br>BUS6<br>BUS7 | 15<br>14<br>13<br>12<br>11<br>10<br>9 | 8-bit bi-directional data bus lines. Used to transfer data between the memory, the microprocessor, and the input-output devices. | | NO<br>N1<br>N2 | 19<br>18<br>17 | Issued by an input-output instruction to signal the input-output control logic of a data transfer between memory and input-output ports. Can be used to issue command codes to the input-output ports (this is used in Module 12A). | | EF1<br>EF2<br>EF3<br>EF4 | 24<br>23<br>22<br>21 | Levels which enable the input-output controllers to transfer status information to the processor. As 'flags', they can be used by input-output ports to 'call the attention' of the microprocessor. | | TPA<br>TPB | 34<br>33 | Positive timing pulses occurring every FETCH-EXECUTE cycle. TPB follows TPA. Used to interpret codes and to time inter-action with the data bus. | TABLE 3 (Cont'd) | TITLE | PIN | DESCRIPTION | |------------------------------------------------------|----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MAO<br>MA1<br>MA2<br>MA3<br>MA4<br>MA5<br>MA6<br>MA7 | 32<br>31<br>30<br>29<br>28<br>27<br>26<br>25 | 8 memory-address lines. Those bits required by the memory system are strobed into external address latches by timing-pulse TPA. | | MWR | 35 | Write pulse. A negative pulse appearing in a 'memory-write' cycle after the address lines have stabilised. | | MRD | 7 | Read pulse. A negative pulse appearing during a memory read cycle. | | Q INTER- | 4 | A single-bit output which can be set or reset under program control. Used as a serial data output in Module 12A. | | RUPT | 36 | A software-maskable input used to interrupt the current program and switch to another. Use in Module 12A to initiate storing of front-panel settings when power fails. | #### FUNCTIONAL DESCRIPTION #### 3.1 General This description is intended to be read in conjunction with the functional block diagram shown in Figure (c). It is necessary to realise that, while knowledge of the working of the circuit is valuable, the ability of a maintainer to diagnose faults to component level is very limited in Module 12A. While 'peripheral' faults can be dealt with in the normal manner, faulty operation of the microprocessor controlled part of the circuit is another matter. To diagnose faults in this area, it is necessary to employ a suitably programmed computer which can be plugged into the appropriate socket in place of the microprocessor integrated circuit in order to 'talk' to the remainder of the circuit. If such equipment is not available, faults in this area are best dealt with by returning Module 12A to the manufacturer for repair. #### 3.2 Action - 3.2.1 Module 12A operates the receiver controls under the command of externally generated data supplied to the EF input of the microprocessor (MPU). This data is in the form of serial code, and is supplied by a remote control position. This control position may be some form of computer-based automatic equipment or may be a manually controlled panel. For the purpose of this explanation a manually controlled panel is assumed. - 3.2.2 One control panel may well serve to control a number of receivers. The control inputs to all receivers will be paralleled on to the same data bus. The data output from the control position will therefore be applied simultaneously to all controlled receivers but, as it contains an 'address' specific to a particular receiver, only one receiver will respond. FIG (c) Module 12 Mk II Functional Block Diagram It would in fact be possible, if required, to organise matters so that a number of receivers responded simultaneously: however, this text assumes that only one is required to respond at any one time. - 3.2.3 Module 12A 'talks' to the receiver via six input ports, seven output ports, an analogue-digital converter, and two digital-analogue converters. The general logic circuitry of the receiver works on +12V/OV levels, while the MPU and associated circuitry employs +5V/OV levels; consequently the input and output ports must also (either internally or in conjunction with other devices) perform level-changing functions. Each port and converter can be separately addressed by the MPU via the 'N' Decoders; the input ports are directly addressed by one 'N' Decoder, while the output ports are addressed via the internal 'Out 2' port and a 5V/12V level shifter. - 3.2.4 A three-bus system is employed to transfer data. The input ports and the MPU (together with the associated PROM and RAM) connect directly to the 5V Data Bus. The Data Bus communicates with the 5V Auxiliary Bus via an internal port designated 'Out 1'. The Auxiliary Bus is directly connected to the 12V Output Bus via a 5V/12V level shifter. Operations on the Data Bus occur at MPU clock rate, but it is not always possible or desirable to tie output port actions to the MPU clock rate: therefore, the 'Out 1' and 'Out 2' internal ports (which include stores) accept data at MPU clock rate and present it at their outputs independent of clock rate. This allows the output port addressing and data transfer to be independent of the MPU clock. - 3.2.5 Module 12A must, in addition to commanding the receiver, produce a continuous 'status report' of the receiver control settings for use at the remote control position. If, for example, the operator changed the MODE setting, it is not sufficient that he has an indication that he has done so; he must also have a positive indication that the receiver has in fact responded correctly. Commands to the receiver are issued via Module 12A output ports, and the status of the receiver controls is monitored via Module 12A input ports. The receiver control status data is fed back to the remote control position in serial form from the Q output of the MPU. - 3.2.6 A locally-controlled receiver stores its current control settings automatically in the dump channel and can store sixteen further sets of control positions in the sixteen selectable memory channels. Storage in the dump channel is automatic if a receiver power failure occurs. - 3.2.7 The actions of the system are best seen by following through the affects of a command, from its generation by the remote control position to the application of a 'status report' by Module 12A to the remote operator's panel. The sequence of actions is essentially the same for any command. - 3.2.8 To change a control setting on a particular receiver, the remote operator will first operate some form of 'select receiver' control and then make the appropriate setting on his control panel. Temporarily, his control panel has in effect become the front panel of the controlled receiver. These actions will produce a serial data output to the bus connecting the EF inputs of all receivers in parallel. - 3.2.9 On receiving a data input, the MPUs of all receivers will examine it and ascertain if it contains their address. If it does not, they ignore it: - the one which finds that it corresponds to its 'wired-in' address reacts. From here on, we will consider the actions which take place in the addressed receiver. - 3.2.10 The MPU checks the address in the data input against its wired-in address by closing the circuit of the switched buffer for just long enough to read the wired-in address. This is always the first action on receiving an EF data input. - 3.2.11 The serial data applied to the EF input of the MPU causes the MPU to call up the relevant program from the PROM via the MA output. Under instructions from the program, the MPU generates suitable output commands for application to the receiver and, via the BUS output, applies them to the Data Bus. It also generates an 'N' output to the output 'N' Decoder, which produces separate sequential port addresses to both 'Out 1' and 'Out 2' internal ports. The 'Out 1' port now transfers the output commands to the Auxiliary Bus from where, via the level shifter they appear on the output bus. The 'Out 2' port then addresses the relevant output port, so allowing the commands to reach the appropriate receiver circuits. - 3.2.12 When the receiver has responded to the command, the MPU addresses the input ports, and a complete receiver control 'status report' is fed on to the data bus. The MPU stores this data in part of the RAM, and also processes it into serial form. The serial data appears at the Q output of the MPU, and is fed back to the remote control position to indicate on the operator's panel that the receiver has in fact responded to his command. - 3.2.13 On completion of this cycle the MPU has come to the end of the PROM program to which it was working; it then resets the whole system into the quiescent state in which it rested before it receiver the initial data input. - 3.2.14 The description in paragraphs 3.2.7 to 3.2.13 assumes that the sequence of actions is essentially the same for any command. This is true, but not exact in respect of the operation of the analogue RF GAIN and BFO controls via the D-A converters: no feedback data from Module 12 is provided for these two controls, as the audible result of their operation at the remote control position is in itself adequate evidence that the receiver has responded to the control movement. Similarly, the ZERO BEAT and RF METER remote monitoring via the A-D converter only involves the use of an input as it is essentially a 'one-way' operation. - 3.2.15 Module 12A uses the RAM associated with the MPU to provide a 16-channel memory system. However, when working with remote control, only the dump memory facility is available in a limited fashion; settings are automatically stored if power fails, and restored on re-application of power. It is expected that the remote-control equipment will contain such memory facilities as may be considered necessary. When a receiver is working in local control (i.e. from its own front panel) then Module 12A provides full 16-channel memory facilities. ### 3.3 Data Format 3.3.1 A serial data format is employed for both the commands from the remote-control position and for the 'status report' output to the remote-control position. Each word consists of 12 bits: the first is a start bit, the second to ninth carry data, and the tenth is a parity bit. The eleventh and twelfth bits are stop bits. - 3.3.2 The input data is applied from the remote-control position to the EF input of the MPU. The status report data is applied by the Q output from the MPU to the remote-control position. Both lines stand at a 'l' level when not transmitting data. - 3.3.3 The detailed format can be seen in Figure (d). Word 1 is always transmitted in both command and status report data, as it contains the address and two 'control' bits: these two control bits define the length of the 'sentence' to be transmitted. The command sentence can be word 1 alone, words 1 and 2, words 1, 2 and 3, or all eight words. The status report sentence is either all eight words, or words 1 and 8. - 3.3.4 When the two control bits of Command Input Word No.1 are both '0', the content of Command Input Word No.2 can be interpreted either as frequency data or as audio switching commands, depending upon its content. To represent frequencies, bits 1 to 8 of Word 2 must consist of two successive 4-bit BCD numbers each of which is 9 or less. Should bits 5 to 8 form a BCD number greater than 9, Word 2 is interpreted as audio switching commands in the format given in Fig.(d). - 3.3.5 The various possible combinations of command and status report are listed below in Table 4. COMMAND SENT STATUS REPORT PRODUCED WORDS DATA CONTENT WORDS DATA CONTENT 1 1 and 8 Address Address Send meter reading Meter reading 1 and 2 NONE Address 10Hz and 100Hz frequency 1, 2 and 3 NONE Address 10Hz, 100Hz, 1kHz and 10kHz freq. 1 to 8 1 to 8 Address Address All commands Full report TABLE 4: COMMAND AND STATUS REPORT COMBINATIONS - 3.3.6 When all eight command words are transmitted to the receiver, this does not necessarily imply that every command will change a receiver control. It is necessary to send all eight words to change any one of the receiver controls except the 10Hz, 100Hz, 1kHz and 10kHz frequency settings. If a control has not been changed since the last transmission of command data, then the data for that control is sent unchanged. - 3.3.7 The input command data voltage levels applied to Module 12A are fed to the MPU EF input via a buffer circuit, and may be any voltage between '0' = +3V, '1' = 0V and '0' = +30V, '1' = -30V. The voltages which represent '1' and '0' need not be equal. The output status report levels are fed out from the Q output of the MPU via a level-changing buffer circuit which requires the application of a negative d.c. supply from an external source. This voltage is -12V maximum, but can be of any desired value between 0V and -12V. If the negative d.c. supply level is -xV, value between OV and -12V. If the negative d.c. supply level is -xV, then the output levels are '0' = +12V, '1' = -xV, i.e. '0' is always +12V, but '1' may be any value between OV and -12V. - 3.3.8 Module 12A is capable of working at a data rate of 600, 1200 2400, or 4800 bauds. - 3.3.9 Eight miniature rocker switches contained in a single IC package are mounted on a small p.e.c. (shown as panel 419/DA/18053 on Fig.2), and are accessible on the upper outer surface of the module. These switches set sync. selection, parity and baud rate by applying logic levels (in conjunction with the pull-up resistors of IC24-C) to input port IC17-C. The switches are numbered 1 to 8, switch 1 being the rearward item. Switch settings are as tabulated below and labelled on the module case. 0 = OFF, GIVING '1' OUTPUT 0 = ON, GIVING '0' | 1 | | | SW | ITCH | | 1 | |---|--------|--------|------|------|------|-----------| | | 1 | 2 | 3 | 4 | 5 | 6 | | | | | | 0 | 0 | | | - | 0 | 0 | 0 | 600 | ) BD | | | ı | NO | EVEN | INT. | 0 | 0 | 1 0 | | | PARITY | PARITY | SYNC | 1200 | ) BD | NORMAL | | - | | | | 0 | 0 | | | 1 | 0 . | 0 | 0 | 2400 | ) BD | 0 | | 1 | | ODD | EXT. | 0 | 0 | REMOTE | | L | PARITY | PARITY | SYNC | 4800 | ) BD | OVER-RIDE | 3.3.10 The command data input to Module 12A and the status report data from Module 12A may be linked to the remote-control position by any suitable means, e.g. land-line, radio link, etc. ## 4. CIRCUIT DESCRIPTION ### 4.1 Introduction OUTPUT - 4.1.1 The circuits of Module 12A can be divided into two parts, the micro-processor-controlled portion and the peripheral circuits which handle various data and control inputs and outputs. No full description of the MPU-controlled part of the circuit is given, for two reasons: - (1) As stated in paragraph 3.1, extremely specialised equipment is essential to achieve anything of value in this area. - (2) The action of this part of the circuit can be varied by the program held in the ${\sf PROM}_{\:\raisebox{1pt}{\text{\circle*{1.5}}}}$ The remainder of the circuit is described in the usual manner. 4.1.2 Module 12A circuits are mounted on two printed-circuit panels, the 'CPU Panel' (419/1/18063) and the 'Analogue Panel' (419/1/18061). The CPU Panel is entirely occupied by MPU-controlled circuits. The Analogue Panel contains a small part of the MPU-controlled circuits, but is mainly occupied by peripheral circuits as mentioned in paragraph 4.1.1. ## 4.2 Input and Output Connections 4.2.1 Data interface with receiver Module 12A is connected to the receiver via PL13 and via various printed-circuit panel edge pins which physically form an edge-connector which mates with a socket on the receiver. # 4.2.2 Data to and from remote control point The 'command' (data from modem) and 'status report' (data to modem) serial code data is applied and taken via printed-circuit panel edge pins, to pins of the CONTROL socket at the rear of the receiver as defined in Table 5. TABLE 5 : SERIAL DATA CONNECTIONS | CONTROL SOCKET PIN NO. | FUNCTION | |------------------------|--------------------------| | 22 | DATA TO MODEM | | 23 | DATA FROM MODEM | | 24 | EXTERNAL NEGATIVE SUPPLY | | 17 | ov | | 25 | Tx CLOCK | #### 4.2.3 Address data The receiver address data is applied via printed-circuit panel edge pins from the CONTROL socket at the rear of the receiver as defined in Table 6. A pin connected to OV gives logic '0'; a pin left open-circuit gives logic '1'. TABLE 6: ADDRESS DATA CONNECTIONS | CONTROL SOCKET PIN NO. | BINARY<br>VALUE | CONTROL SOCKET PIN NO. | BINARY<br>VALUE | |------------------------|-----------------|------------------------|-----------------| | 27 | 1 | 30 | 8 | | 28 | 2 | 31 | 16 | | 29 | 4 | 32 | 32 | ## 4.3 MPU - Controlled Circuit - 4.3.1 The circuitry is physically located on two printed-circuit panels, the 'CPU Panel' and the 'Analogue Panel'. It is necessary to largely ignore this physical boundary in the interests of coherent circuit description; for example, one sentence may well refer to items on both panels. Therefore, for the purposes of this description only the various component identities have a suffix added, either C (CPU Panel) or A (Analogue Panel): IC4-C is therefore IC4 on the CPU panel, and IC4-A is therefore IC4 on the Analogue Panel. This does not apply to the identities of edgeconnectors or plugs. - 4.3.2 The circuit is controlled by MPU IC2-C, which interfaces with a PROM (IC10-C) and a RAM (IC9-C). Memory control is exercised via decoding circuits IC6-C and IC7-C. The address data is produced by a combination of '1' levels from the resistors contained in IC11A-A and the OV levels connected to selected Analogue Panel edge-connector pins 10B, 11A, 12A, 12B and 13A: these OV levels are wired in to the receiver bay, as described in para.4.2.3. IC10-A is in effect a set of switched buffers which are enabled by the RX ADDRESS DISABLE output from the MPU (IC2-C) via the memory address circuits (IC6-C, IC7-C, IC16C-C). - 4.3.3 The Data Bus is formed by lines DO to D7 connecting both p.c. panels. It connects directly to: - (a) The MPU (IC2-C). - (b) The PROM (IC10-C). - (c) The RAM (IC9-C). - (d) The Analogue/digital converter (IC15-A). - (e) The Address buffers (IC10-A). - (f) The six input ports (IC18-C to IC23-C). - (g) The internal 'Out 1' port (IC12-C). - (h) The internal 'Out 2' port (IC11-C). - 4.3.4 The Auxiliary Bus is formed by lines D00 to D07. It connects directly - (a) The 'Out 1' port output. - (b) The Digital/Analogue converter inputs (IC16-A, IC17-A). - (c) Level shifter (IC12-A and IC13-A) input. The Auxiliary bus forms an interface, via the 'Out 1' port between the Data bus and the 12V Output Bus. - 4.3.5 The Output Bus is formed by the QA, QB, QC and QD outputs of level-shifter ICl2-A and ICl3-A. It connects directly to the inputs of the seven output ports ICl-A to IC7-A. - 4.3.6 All part addressing originates from the 'N' output lines of the MPU. The data on these outputs is decoded as appropriate by either the Input 'N' decoder IC8-C or the Output 'N' decoder IC15-C. The Input 'N' decoder controls the input ports (IC17-C to IC23-C), while the Output 'N' decoder controls the internal 'Out 1' and 'Out 2' ports and the two digital/analogue converters. The input selector associated with the analogue/digital converter is addressed by an output from the 'Out 1' port, produced by MPU-supplied data via the Data Bus. The seven output ports (IC1-A to IC7-A) are also addressed by an output from the 'Out 2' port, produced by MPU-supplied data via the Data Bus. The PROM, RAM and Address Buffers are addressed directly by the MPU MA outputs via memory control decoders IC6-C and IC7-C. ### 4.4 MPU - Clock The MPU is clocked by an internal oscillator circuit controlled by an externally connected 1.9968 MHz crystal between pins 1 and 39. An output is taken from this oscillator via a 'divide-by-four' circuit formed by IC3B-C and IC3A-C to produce a 499.2 kHz ADC clock output on PL1-C pin 12. Where data is applied to the MPU from a modem, the accompanying modem clock input is taken either from the output of buffer stage TR2-A or TR1-A on the Analogue Board; selection is carried out by switching gate IC18-A, the output of which is applied via inverting Schmitt trigger IC4D-C as COMMON CLOCK to the MPU. ### 4.5 MPU Serial Data Input The serial code data input from the remote-control position is applied via buffer stage TR3-A on the Analogue Board. Input level limits are as defined in para 3.3.6. The output from TR3-A switches between +5V and OV and the inversion produced by TR3-A is cancelled by IC4C-C. ### 4.6 Serial Data Output - 4.6.1 The serial data from the MPU 'Q' output (IC2-C pin 4) is applied via pin 18 of PLl on the Analogue panel to the B (pin 10) control input of switching device IC18-A; a 'O' level B input connects YO to Y, while a '1' level input connects Y1 to Y. A digital input to the B input switches Y between +VDD (5V) and OV, the Y output being applied to the X1 input. The XO input is connected to the base bias voltage of transistors TR4-A and TR5-A. - 4.6.2 The XO-X1 switch element is controlled by the A input, supplied by the ENABLE SDL output from OUT 2 port ICll-C. With the A input level at 'O', XO is connected to X; this sets bases and emitters of TR4-A and TR5-A to the same potential, thus rendering them non-conducting. With the A input level at 'l', Xl is connected to X and the MPU 'Q' input appears (via R31) on the emitters of TR4-A and TR5-A. - 4.6.3 TR4-A and TR5-A drive TR7-A and TR6-A. TR6-A emitter is returned to whatever externally applied voltage is applied to Analogue panel edge pi: 14B; this voltage may be of any desired value between -12V and OV. A positive level (approx. +5V) on R31-A renders TR6-A conducting, and a OV level on R31-A renders TR7-A conducting: The SERIAL DATA output from Analogue panel edge pin 15B is therefore either connected to +9/12V or to OV according to the logic level on the X output of IC18-A. - 4.6.4 When IC18-A connects XO to X, under the control of ENABLE SDL, all four output stage transistors are non-conducting and SERIAL DATA OUTPUT takes up a 'tristate' high impedance state. The output stage is supplied by the 9/12V power line, which is 9V when the receiver is in STANDBY and is 12V when the receiver is in OPERATE: in either state, RLA is energised but, should a.c. power fail, RLA de-energises and open-circuits the SERIAL DATA output line. ### 4.7 AGC/ZERO BEAT Analogue/Digital Converter 4.7.1 The analogue 'A.G.C.' and 'ZERO BEAT' receiver monitor inputs are applied to converter IC15-A; a third 'Analogue Auxiliary' input line is also applied. All three inputs may be continuously present, but only the one selected by levels applied by the DO, D1, and D2 lines of the Auxiliary Bus appears as an input to the A-D converter part of the device. Successive A/D conversions occur as demanded by the remote control equipment, typically at about ten per second; the ADC CLOCK frequency is not related to the sample rate. The digital outputs are in parallel 8-bit binary - form, OV being represented by binary 0 and +5V being represented by binary 255 ('all ls'). The device is linear in its response to input voltage; e.g. if binary 0 is OV and binary 255 is +5V, then +2.5V is represented by binary 127. - 4.7.2 The ZERO BEAT input signal is applied via a 5 Hz low-pass active filter formed by IC14D-A and associated components: an explanation of active filters can be found in Chapter 5 of Section 4 of this publication. This filter is incorporated to ensure that the cyclic variations of the analogue input concerned cannot reach the converter at frequencies which can cause false indications; these frequencies are those where the period of the input signal variation is near that of the converter sampling intervals. At such frequencies, the converter can produce an output varying at a much lower rate than the input signal variations. - 4.7.3 The two un-filtered analogue inputs are fed via potentiometer chains in order that adjustment may be made to bring the maximum positive value of the input signal to a voltage equal to the reference potential applied to pin 12 of IC15-A. - 4.8 REMOTE RF/IF GAIN and REMOTE BFO Digital/Analogue Converters - 4.8.1 Two counters are used, one for RF/IF GAIN and one for BFO. They differ only in respect of the circuits employed to process the converter outputs. Each converter (ICl6-A and ICl7-A) receives an 8-bit binary input from the Auxiliary bus, representing an analogue d.c. level; 'all 'O'' represents OV, while 'all 'l'' represents a voltage equal to the +2.5V reference potential at pin 6. A control input, EN, is applied to each; when at 'O', data is entered to 8 internal latches. When EN level becomes 'l', the latches retain the data. An output d.c. level is produced on pin 5 which is proportional to the binary value of the applied input. Successive sampling, controlled by EN, is necessary to produce a varying output: sample rate is controlled by the N outputs from the MPU. - 4.8.2 The analogue output from ICl6-A is fed via voltage-follower output buffer ICl4-A. Any variation of output voltage due to loading, etc, is corrected by the feedback circuit. Capacitor Cl1-A removes any digital input 'spikes' which appear on the analogue output. - 4.8.3 The analogue output from IC17-A is fed via a similar voltage follower output circuit. In this case an offset is produced by R24-A and R25-A, i.e. a OV output is applied to IC14B-A as $33 \times VR$ volts. So long $\overline{56x33}$ as the voltage at IC14B-A output remains below 5.8V, diode D5-A is reverse-biased and the presence of IC14C-A has no effect; IC14B-A gain is fixed by R28-A, R29-A and R30-A. When IC14B-A output voltage exceeds 5.8V (as set by R26-A), the level on the inverting input of IC14C-A causes D5-A to conduct; R27-A is then effectively in parallel with R28-A, changing IC14B-A gain. The output characteristic produced is as shown in Fig.(e), matching the non-linearity of the BFO input circuits. Fig.(e) ICl4B-A Output Circuit Characteristic ### 4.9 Power State Sensor - 4.9.1 Should the receiver be switched from OPERATE to STANDBY or should it experience an a.c. power failure when switched to OPERATE, the MPU stores the current front-panel control settings in part of the RAM. On switching from STANDBY to OPERATE, or on restoration of a.c. power after a failure when switched to OPERATE, the MPU restores the original front-panel settings. The a.c. power state is sensed by TR2-C and associated components and, if a.c. power is lost, the RAM is powered by a battery until power is restored. - 4.9.2 The 5V RAM power is normally supplied from the output of regulator ICl-C via hot carrier diode D2-C. The 4.5V battery normally charges from the +9/12V line via R1-C and D1-C; under these conditions D3-C is reverse-biased by about 0.5V. Should a.c. power fail, the +9/12V supply drops to OV; the battery is then the only available power source, and supplies the RAM via D3-C and R2-C in parallel. The presence of R2-C minimises voltage drop between the positive terminal of the battery and the RAM; current in the quiescent RAM state is in the order of 10 uA. - 4.9.3 Switching the receiver from OPERATE to STANDBY or vice-versa is sensed by the MPU EF1 input from IC5A-C. An a.c. power failure is sensed by TR2-C and associated components: in such a failure, the power unit reservoir capacitors ensure that the supply voltages fall relatively slowly. The +5V VDD potential is produced by regulator IC1-C, and will remain unchanged until the +9/12V line drops significantly below +9V. As the emitter of TR2-C is returned to VDD, in a failure situation the base potential will drop significantly towards OV before the collector/emitter potential drops. Therefore in an a.c. power failure TR2-C will conduct and produce via IC4B-C a '1-O' step input to the INT input of the MPU; this step will activate the 'interrupt' sub-routine and cause storage of the current front-panel settings before the VDD output of regulator IC1-C falls significantly. At the same time as IC4B-C output level drops from '1' to '0', IC4A-C output level also drops from '1' to '0'. - 4.9.4 On initial application of power the output from IC4A-C is at '0'; about 100 mS later, it rises to 'l'. On removal of a.c. power, the output from IC4A-C drops to '0' as soon as the +9/12V line level drops significantly. The '0' level from IC4A-C during power-up and power-down acts as a reset with wide reaching effects. The MPU (IC2-C), the Out l port (IC12-C), the Out 2 port (IC11-C), and level-changer IC13-C are all directly cleared. The RAM (IC9-C) is inhibited via its CS4 input. Clearing the Out l port clears the Auxiliary Bus and Out- put Bus lines to '0'. Clearing the outputs of IC13-C to high impedance produces an effective 'all 'l' set of outputs due to R13-C, R14-C, R15-C and R16-C; these 'l' levels clear output ports 6 and 7 to 'all '0' by strobing in the '0' outputs of the Out l port (IC12-C). ## 5. TEST DATA ## 5.1 Test Equipment Required Module 12A can only be tested to a limited extent, and then only in a remotely-controlled receiver with the co-operation of the remote-control operator and his equipment: in this context, the remote-control equipment is assumed to be a Plessey PR2260 in correct working order within the manufacturer's test specification tolerances in all respects. The following test equipment is required: - (1) An oscilloscope capable of displaying a 2 MHz square-wave signal of 12V peak-to-peak amplitude. - (2) A high impedance input d.c. voltmeter capable of reading up to $\pm 12V$ with an accuracy of at least $\pm 10$ mV. ## 5.2 Alignment and Functional Tests ### 5.2.1 MPU clock waveform Carry out the following procedure: - (1) Connect Module 12A to the receiver by the extenders provided in the servicing kit. - (2) Set the receiver STANDBY-OPERATE switch to OPERATE. - (3) Connect the oscilloscope between pin 1 of IC2 on the CPU panel and OV. Observe the displayed waveform. Check that a sine wave of approx.4V peak-to-peak amplitude is displayed. 5.2.2 Output setting of D/A converters (Analogue Panel) This procedure is only required after a D/A converter IC (either ICl6 ICl7 on the Analogue Panel) has been replaced by a new item. It is no required in any other circumstances. - (1) Connect Module 12A to the receiver by the extenders provided in the servicing kit. Viewing the module from the front, remove the right hand side panel and the CPU panel behind it to allow access to the preset controls. Allow the CPU panel to rest flat on the bench while connected to the Analogue panel by the flat flexible connector cabl - (2) Set the receiver STANDBY/OPERATE switch to OPERATE and set the receiver to REMOTE. - (3) Request the remote control operator to take control of the receiver concerned, and to set his PR2260 controls as follows: AGC : OFF BFO : Fully clockwise RF/IF GAIN : Fully anticlockwise (This produces an 'all 1s' situation on the Module 12A Aux. bus lines). - (4) Set R26 on Module 12A Analogue panel to max., i.e. slider furthest from OV. - (5) Connect the voltmeter between IC14 pin 7 and OV. - (6) Set R30 to produce a voltmeter reading of +7.5V. - (7) Adjust R26 to produce a voltmeter reading of +8.9V. - (8) Connect the voltmeter between IC14 pin 1 and 0V. - (9) Adjust R41 to produce a voltmeter reading of +9V. - (10) Disconnect all test equipment and re-assemble Module 12A. # 5.2.3 A/D converter input settings This procedure is only required if the voltage regulator (ICl on the CPU panel) has been replaced by a new item, as such a replacement can (due to IC manufacturer's tolerances) produce a change in reference potential to the converters of up to 0.25V. - (1) Connect Module 12A to the receiver by the extenders provided in the servicing kit. Viewing the module from the front, remove the right-hand side panel and the CPU panel behind it to allow access to the preset controls. Allow the CPU panel to rest flat on the bench whil connected to the Analogue panel by the flat flexible connector cable. - (2) Set the receiver STANDBY/OPERATE switch to OPERATE and set the receiver to REMOTE. - (3) Connect the voltmeter between pin 5A of Module 12A Analogue panel and 0V. (4) Request the remote-control operator to take control of the receiver concerned, and to set his PR2260 controls as follows: AGC : OFF RF/IF GAIN : to produce a voltmeter reading of 8V between pin $5\text{\AA}$ of Module 12A Analogue panel and OV METER : RF (5) Set R2 on Module 12A Analogue panel to produce a PR2260 RF meter read— ing of 80 dBm. Note that, except in special applications, the circuit of which preset R5 form a part is unused. Therefore no setting—up procedure is given for R5 in this publication, but will be supplied as required in installations which employ the AUX ANAL. input to IC15 of Module 12A Analogue panel. # 5.3 MPU - Controlled Circuits As has been stated elsewhere in this chapter, we do not advocate that maintainers attempt to carry out any diagnosis or repair in the MPU-controlled part of Module 12A circuits, i.e. the MPU, PROM, RAM, address circuits, and input-output ports. However, faults may occur which produce symptoms strongly suggesting the failure of a particular integrated circuit: in such cases it can be of value to carry out a 'repair by substitution' of the suspect integrated circuit. No tools are required, as these items are fitted in plug-in DIL sockets. All CMOS handling precautions must be observed, and any integrated circuit not fitted in its socket must be always shorted out by a piece of conducting foam material. It is also good practice never to handle a CMOS component with the fingers; always use IC insertion/removal tongs which short together all pins while the component is handled. ## 6. COMPONENT LISTS # 6.1 Module 12A Assembly (un-programmed) (630/1/32992) | Circuit Ref. | Description & Tolerance | Manufacturer & Ref. | Part No. | |--------------|------------------------------------------------|---------------------|-----------------| | - | Panel, Electronic Cct.,<br>Analogue Panel | Plessey | 419/1/18061 | | _ | Panel, Electronic Cct.,<br>CPU Panel | Plessey | 419/1/18063 | | _ | Panel, Electronic Cct.,<br>Switch Panel | Plessey | 419/1/18053 | | _ | Battery, re-chargeable,<br>4.5V, 80 mAH, 24 mA | Berek | 999/4/32849/002 | # 6.2 Module 12A Assembly (programmed) (630/1/32992/001) | Circuit Ref. | Description & Tolerance | Manufacturer & Ref. | Part No. | |--------------|-------------------------------------|---------------------|-----------------| | - | Module 12 Assy. (un-<br>programmed) | Plessey | 630/1/32992 | | IC10 | Integrated Cct., programmed | Plessey | 445/1/10627/010 | # 6.3 Panel, Electronic Cct., Analogue Panel (419/1/18061) | Circuit Ref | Description & Tolerance | Manufacturer & Ref. | Part No. | |-------------|----------------------------|----------------------|-----------------| | | | | | | PLl | Connector Assembly | Plessey | 705/1/12583/002 | | with ICl4 | Socket, IC, 14-pin DIL | Texas C831402 | 508/4/22194/002 | | with IC9, | Socket, IC, 16-pin DIL | Texas C831602 | 508/4/22194/003 | | 12,13,16, | | | | | 17,18 | | | | | with ICl-7, | Socket, IC, 20-pin DIL | Texas C832002 | 508/4/22194/009 | | 10 | | | | | with IC15 | Socket, IC, 28-pin DIL | Texas C832802 | 508/4/22194/007 | | PL13 | Connector, PC, 65 contact | Socapex 127-65-B1061 | 508/4/22218/001 | | R38 | Resistor, 100 ohm 0.25W 2% | Electrosil TR4 | 403/4/05522/100 | | R35,37 | Resistor, 330 ohm 0.25W 2% | Electrosil TR4 | 403/4/05522/330 | | R22,23 | Resistor, 390 ohm 0.25W 2% | Electrosil TR4 | 403/4/05522/390 | | R42 | Resistor, 470 ohm 0.25W 2% | Electrosil TR4 | 403/4/05522/470 | | R7,8,31 | Resistor, lk ohm 0.25W 2% | Electrosil TR4 | 403/4/05523/100 | | R32,33 | Resistor, 2.2k ohm 0.25W | Electrosil TR4 | 403/4/05523/220 | | | 2% | | | | R34,36 | Resistor, 6.8k ohm 0.25W | Electrosil TR4 | 403/4/05523/680 | | | 2% | | | | R9,43 | Resistor, 10k ohm 0.25W 2% | Electrosil TR4 | 403/4/05524/100 | | R13,18,21 | Resistor, 22k ohm 0.25W 2% | | 403/4/05524/220 | | R1,3,4,6 | Resistor, 27k ohm 0.25W 2% | Electrosil TR4 | 403/4/05524/270 | | R25,40 | Resistor, 33k ohm 0.25W 2% | Electrosil TR4 | 403/4/05524/330 | | R10,24 | Resistor, 56k ohm 0.25W 2% | Electrosil TR4 | 403/4/05524/560 | | R27,28 | Resistor, 62k ohm 0.25W 2% | | 403/4/05524/620 | | R12,14-17, | Resistor, 100k ohm 0.25W | Electrosil TR4 | 403/4/05525/100 | | 19,20,25, | 2% | | | | 29,35 | | | | | | | | | 6.3 Panel, Electronic Cct., Analogue Panel (419/1/18061) continued ... | Circuit | | T | T | |-------------------------|-----------------------------------------------|--------------------------------------|-----------------| | Ref. | Description & Tolerance | Manufacturer & Ref. | Dont No | | | Description a roterance | Handracturer & Rer. | Part No. | | R11 | Resistor, 150k ohm, 0.25W, +2% | Electrosil TR4 | 403/4/05525/150 | | R2,5,26,41 | Resistor, variable, 10k ohm + 20%, 0.75W | AB Type 90H | 404/9/05047/005 | | R30 | Resistor, variable, 47k ohm + 20%, 0.75W | AB Type 90H | 404/9/05047/006 | | IC11 | $9 \times 100$ k ohm resistors,<br>+ 2%, 2.7W | Beckman 785-1-R100K | 403/4/07080/008 | | C9 | Capacitor, 22 pF + 10% | Erie Redcap 3121M-<br>100-220-004 | 400/9/19467/006 | | C4,6,11,14,<br>17,20-23 | Capacitor, ceramic, 10 nF, 100V d.c. | ITT.WPH5K210NDZS | 400/9/20626 | | C7 | Capacitor, plastic, 330 nF + 5%, 100V d.c. | Siemens B32560-B1334J | 435/4/90317/012 | | C8 | Capacitor, plastic, 1 uF + 5%, 100V d.c. | Siemens B32561B1105J | 435/4/90827/005 | | C10,12,13 | Capacitor, electrolytic, 1 uF, 35V d.c. | ITT.TAG | 402/4/57057/003 | | C1,2,3,5,<br>16,18,19 | Capacitor, electrolytic, 10 uF, 16V d.c. | ITT.TAG | 402/4/57057/006 | | RLA | Relay, sealed D/P C/O,<br>4.3V, 220 ohm | Thorn Bendix RS-6 | 507/4/98271 | | D1 | Diode, switching, high-<br>speed | H-P.5082-2800 | 415/4/98532 | | D2-7 | Diode, switching, high-<br>speed | Texas 1N4148 | 415/4/05720 | | IC8,9 | Integrated circuit ( | Motorola MC14050BCP ) RCA CD4050BE ) | 445/4/02383/050 | | IC1-7,10 | Integrated circuit | Nat'1 MM74C373N | 445/4/02430/373 | | IC12,13 | Integrated circuit ( | Mullard ) HEF<br>Synetic ) 4104 BP | 445/4/03123 | | IC14 | Integrated circuit | RCA CA224G | 445/4/03067 | | IC18 | Integrated circuit ( | Motorola MC14053BCP ) RCA CD4053BE ) | 445/4/02383/053 | | IC15 . | Integrated circuit | Nat'l ADC0809CCN | 445/4/03121 | | IC16,17 | Integrated circuit | Ferranti ZN428J-8 | 445/4/03122 | | TR1-4,6,8 | Transistor, NPN, 0.3W, 0.15 GHz | Ferranti ZTX302L | 417/4/01875 | | TR5,7 | Transistor, PNP, 0.3W, 0.15 GHz | Ferranti ZTX502L | 417/4/01576 | | | | | | # 6.4 <u>Connector Assembly</u> (705/1/12583/002) | Circuit<br>Ref. | Description & Tolerance | Manufacturer & Ref. | Part No. | |-----------------|---------------------------|------------------------------------------------------------------------|-----------------| | - | Connector, PCB, Male | Thomas & Betts 609-6003 Thomas & Betts 609-6001M Thomas & Betts 172-60 | 508/4/22253/011 | | - | Connector, PCB, Female | | 508/4/22254/011 | | - | Cable, ribbon, 250mm long | | 998/4/83574/012 | # 6.5 <u>Panel, Electronic Cct., CPU Panel</u> (419/1/18063) | Circuit | | | | |--------------------------|-----------------------------------------|---------------------|-----------------------------------------| | Ref. | Description & Tolerance | Manufacturer & D. f | D | | | Beschiperon a forerance | Manufacturer & Ref. | Part No. | | PL1 | Connector, PC, 60 contact | Ansley 6B-602E | 508/4/22247/011 | | with IC10 | Socket, IC, 24-pin DIL, | Liflock 54601-S | 508/4/22248/007 | | | raised | | 3007 17222407001 | | with IC3-5, | Socket, IC, 14-pin DIL | Texas C831402 | 508/4/22194/002 | | 16 | | | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | | with IC7,8,<br>13-15,SKA | Socket, IC, 16-pin DIL | Texas C831602 | 508/4/22194/003 | | with IC9, | Socket, IC, 24-pin DIL | Texas C832402 | 509///2210//006 | | 11,12 | 55 cket, 15, 24 pin bil | Texas C052402 | 508/4/22194/006 | | with IC2 | Socket, IC, 40-pin DIL | Texas C834002 | 508/4/22194/008 | | with IC6, | Socket, IC, 20-pin DIL | Texas C832002 | 508/4/22194/009 | | 17-23 | , , , , , , , , , , , , , , , , , , , , | 101145 0032002 | 300/4/22174/007 | | R3 | Resistor 470 ohm 0.25W +2% | Electrosil TR4 | 403/4/05522/470 | | R4 | Resistor 3.9k ohm $0.25W + 2\%$ | | 403/4/05523/390 | | R2,5 | Resistor 4.7k ohm $0.25W + 2\%$ | | 403/4/05523/470 | | R6 | Resistor 6.8k ohm 0.25W +2% | | 403/4/05523/680 | | R1 | Resistor 10k ohm 0.25W +2% | | | | R17 | | Electrosil TR4 | 403/4/05524/150 | | 1 | Resistor 22k ohm $0.25W \pm 2\%$ | | 403/4/05524/220 | | R11,12 | Resistor 68k ohm $0.25W + 2\%$ | Electrosil TR4 | 403/4/05524/680 | | R7,8,10, | Resistor 100k ohm 0.25W <u>+</u> 2% | Electrosil TR4 | 403/4/05525/100 | | 13-16 | | | | | R9 | Resistor, 10M ohm $\pm$ 5%, | Erie 00026-012 | 403/4/04361/004 | | 7007 | 0.25W | | | | IC37 | 9 x 22k ohm resistors, | Beckman 785-1-R22K | 403/4/07080/013 | | T02/ 26 20 | $\frac{+2\%}{2}$ , 2.7W | | | | IC24,26,28, | 9 x 100k ohm resistors, | Beckman 785-1-R100K | 403/4/07080/008 | | 30,32,34, | <u>+</u> 2%, 2.7W | | | | 36 | 0 100 | | | | IC25,27,29, | 8 x 100k ohm resistors, | Beckman 785-1-R100K | 403/4/07080/008 | | 31,33,35 | + 2 ohm, 1.5W | | | | C8,9 | Capacitor, 22 pF <u>+</u> 10% | Erie Redcap 8121M- | 400/9/19467/006 | | 01 ( 10 | | 100-220-COG | | | C1,6,10, | Capacitor, ceramic, | ITT.WPH5K210N0ZS | 400/9/20626 | | 12-14 | 10 nF, 100V d.c. | | | | C7,11 | Capacitor, electrolytic, | Union Carbide | 402/4/57057/003 | | | 1 uF, 35V d.c. | | | | C2,5 | Capacitor, electrolytic, | ITT TAG | 402/4/57057/008 | | _ | 10 uF, 16V d.c. | | | | Ll | Inductor, $22$ uH $\pm$ 10%, | Plessey 030M | 406/4/31753/028 | | | 231 mA 6.5pg | | | | XL1 | Crystal, 1.9968 MHz, 'D' | ITT 4208 | WL/18063/038 | | | can | | | | D1,3 | Diode, switching, high- | Texas 1N4148 | 415/4/05720 | | | speed | | | | D2 | Diode, switching, high- | HP 5082-28000 | 415/4/98532 | | | speed | | | | D4 | Diode, zener, 10V, | Mullard BZY88C10V | 415/4/02792/015 | | ICl | Integrated circuit, | Motorola MC7805 | 445/9/03051/001 | | | voltage regulating | i | , , , , , | | IC11,12 | Integrated circuit | RCA CDP18521 | 445/4/10497/001 | | IC3 | Integrated circuit | Motorola MC14013 | 445/4/02383/013 | | IC2 | Integrated circuit | | , | | 102 | Integrated Circuit | RCA CDP1802D | 445/4/10498/001 | | 1 | | | 1 | # 6.5 Panel, Electronic Cct., CPU Panel (419/1/18063) continued ... | Circuit | | | | |-----------|---------------------------------|--------------------------------------|-----------------| | Ref. | Description & Tolerance | Manufacturer & Ref. | Part No. | | IC4 | Integrated circuit ( | Motorola MC14093BCP ) RCA CD4093BE ) | 445/4/02383/093 | | IC5 | Integrated circuit ( | Motorola MC14069BCP ) RCA CD4069BE ) | 445/4/02383/069 | | IC9 | Integrated circuit | RCA CDP1823SD | 445/4/10499 | | IC6,17-23 | Integrated circuit | Nat'1 MM74C373N | 445/4/02430/373 | | IC7,8 | Integrated circuit | Nat'1 MM74C42N | 445/4/02430/042 | | IC13,14 | Integrated circuit ( | Mullard ) HEF | 445/4/03123 | | | | Signetic) 4014 SP | | | IC15 | Integrated circuit | RCA CDP1853D | 445/4/10623/001 | | IC16 | Integrated circuit ( | Motorola MC14072BCP ) | 445/4/02383/071 | | | | RCA CD4071BE ) | | | IC10 | See para.6.2 | | - | | TRI | Transistor, NPN, 0.3W, 0.15 GHz | Ferranti ZTX302L | 417/4/01875 | | TR2 | Transistor, PNP, 0.3W, 0.15 GHz | Ferranti ZTX502L | 417/4/01876 | | | | | | # 6.6 Panel, Electronic Cct., Switch Panel (419/1/18053) | Circuit<br>Ref. | Description & Tolerance | Manufacturer & Ref. | Part No. | |-----------------|-------------------------------------------|---------------------|-----------------| | IC1 | Switches, rocker, 8 x SPST in DIL<br>pack | Augat DSS-C8 | 408/4/51540/008 | Module 12A CPU panel - circuit diagram Fig.2 Fig. 3 CPU panel - component layout Fig. 4 Analogue panel - component layout ### INTEGRATED CIRCUIT DEFINITIONS This information forms a supplement to the circuit diagrams in respect of complex integrated circuits which are shown diagrammatically by a retangular outline only. ### CDP1802 Microprocessor Fully described in text. Part of the RCA COSMAC 1800 series. #### CDP1852 A parallel 8-bit mode-programmable input-output port. Mode control at '0' programs the device as an input port: mode control at '1' programs the device as an output port. As an input port, data is strobed into the internal 8-bit register by a '1' level clock. The '1-0' clock transition sets the Service Request flip-flop $(\overline{SR}=0)$ and latches the data in the register. The $\overline{SR}$ output can be used to signal the associated microprocessor. When CS2 and CS1 (CS = 'chip select') both equal '1' the 3-state output drivers are enabled. The '1-0' transition of CS1 and CS2 resets the SR flip-flop (SR = 1). As an output port, data is strobed into the register when $\overline{\text{CS1}}$ and $\overline{\text{CS2}}$ and $\overline{\text{CLOCK}}$ equal 'l'. The 3-state output drivers are enabled at all times when the device is operating as an output port. The Service Request signal is generated at the termination of $^{'}CSI$ and CS2 equal $^{'}1''$ and remain at $^{'}1'$ until the following $^{'}1-0'$ clock transition. CLEAR resets the register and the SR flip-flop. ## CDP1853 A 'one of eight' decoder designed to interface directly with a CDP 1800 series microprocessor. | | N2 | N1 | NO | EN | 1 | 2 | 3 | 4 | 5 | 6 | 7 | |---|----|----|----|----|---|---|---|---|---|---|---| | | | | | | | | | | | | | | ١ | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | | | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | | | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | | | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | ١ | Х | X | X | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | CE | CL.A | CL.B | EN | |------------------|-----------------------|-----------------------|-----------| | 1<br>1<br>1<br>0 | 0<br>0<br>1<br>1<br>X | 0<br>1<br>0<br>1<br>X | * 1 0 1 0 | \* = ENABLE remains in previous state. ### HEF4104 A quad low voltage/high voltage level shifter producing both true and complementary outputs via tri-state logic. Logic Level inputs to IO, I1, I2, and I3 are level shifted and appear on ZO, $\overline{ZO}$ , Z1, $\overline{Z1}$ , Z2, $\overline{Z2}$ and Z3, $\overline{Z3}$ . The device is active with the EO input held at '1'; with EO = '0', all outputs are high impedance. ### MM74C42 A 4-bit parallel input BCD/decimal decoder. For any binary input value between 0 and 9, the appropriate one of the ten outputs falls to logic '0'. For input values between 10 and 15, all output levels remain at logic '1'. ### I2716 A 2K x 8 UV-erasable and electrically-programmable PROM. Not that the IC has, on its upper surface, an opaque label; this label masks a transparent 'window' over the active portion of the device. Do not remove this label as, with the label removed, erasure can occur if the device is exposed to sunlight or fluroescent tube light for a period of several days. $\overline{\text{CE}}$ is the power control, used for device selection. $\overline{\text{OE}}$ is the output control, used to gate data to the output pins. Data is available at the output pins 120 nS after the '1-0' edge of $\overline{\text{OE}}$ . To place the device in the standby mode, reducing active power dissipation by 75%, a '1' level is applied to $\overline{\text{CE}}$ : in this mode, all outputs are high impedance irrespective of $\overline{\text{OE}}$ level. ## ZN428J-8 An 8-bit latched input digital/analogue converter. It contains a D-A converter using a switched resistive network supplied by an externally applied reference source. Input latches are transparent to data when $\overline{\text{ENABLE}} = '0'$ : data is held when $\overline{\text{ENABLE}} = '1'$ . A data input of 'all 1' produces an output level within one LSB of VREF. A data input of 'all 0' produces an output level of OV. Response is linear. #### ADC0809 An 8-bit analogue/digital converter incorporating input switching to select any one of eight applied inputs by means of a 3-bit address. Address input is activated by setting ADDRESS LATCH ENABLE input to '1'. The A/D converter uses a switched resistive network supplied by an externally applied reference source. The applied input and the resistive network feed a comparator input to a successive-approximation register, producing a high degree of conversion accuracy. The digital output is produced as an 8-bit parallel number. ### MM73C373 An 8-bit D type latch. When $\overline{\text{LATCH ENABLE}}$ = '1', the Q outputs follow the D inputs. When $\overline{\text{LATCH ENABLE}}$ = '0', data at the D inputs is retained at the outputs until $\overline{\text{LATCH ENABLE}}$ level returns to '1'. Outputs are taken via tri-state buffers. When OUTPUT DISABLE = '0', outputs are available; when OUTPUT DISABLE = '1', all outputs are high impedance. ### CDP1823 A 128-word, 8-bit, static random-access memory (RAM). The device has 8 common data input-output terminals (BUS 0 to BUS 7) for direct connection to a bi-directional data bus. Five CS (chip select) inputs are provided for memory expansion. To enable the device, CS2, CS3 and CS4 must be at '0', and CS1 and CS5 must be at '1'. The MRD (memory read) input enables all 8 output drivers when set to '0', and should be at '1' during a 'write' cycle. Output data is valid until either MRD is set to '1', the device is de-selected, or after the access time (typically 200nS) of an address change has elapsed. MAO to MA6 are address inputs. MWR is 'memory write'. # CHAPTER 13 ## INTERFACE MODULE Interface Module not fitted to PR2250G # CHAPTER 14 # INTERCONNECTIONS | | CONTENTS | | |-------|----------------------------------------------|------| | Para. | | Page | | 1. | INTRODUCTION | 14-3 | | 2. | DESCRIPTION | 14-3 | | 2.1 | RF Interconnections | 14-3 | | 2.2 | Non-RF Interconnections | 14-3 | | Fig. | ILLUSTRATIONS | Page | | 1. | PR2250G Interconnection Diagram (a) | 14-5 | | | PR2250G Interconnection Diagram (b) | 14-6 | | 2. | PR2250G Interconnection Diagram (c) | 14-7 | | | PR2250G Interconnection Diagram (d) | 14-8 | | 3. | PR2250G Power Supply Interconnection Diagram | 14-9 | ### INTERCONNECTIONS ### 1. INTRODUCTION All the electronics of the PR2250G receiver are situated in the various modules, and are interconnected in the receiver frame by either flat flexible multi-way plastic strips or by co-axial cable links. As the front panel also forms a module, the large amount of fixed wiring associated with a conventional non-removeable front-panel is eliminated; instead a maximum (according to the model of receiver) of three flat flexible multi-way connectors carry all lines to the front-panel. The physical layout is described in Section 3, Chapter 1. ## 2. DESCRIPTION ### 2.1 RF Interconnections All r.f. interconnections are made by lengths of RG174/U 50 ohm co-axial cable, except for the line from the rear panel AERIAL socket; this uses RD316 50 ohm co-axial cable. All connections to modules are made by Belling-Lee miniature co-axial plugs and sockets. ## 2.2 Non-RF Interconnections All interconnections which do not carry r.f. signals are made via multipin connectors on the various modules. These plug into mating connectors on multi-way strip connectors which run through the centre of the receiver and out at the front to the point where flexible multi-way strips plug in from the front-panel. PR2250G internnection diagram(a) Fig. 1 # CHAPTER 1 # INITIAL CHECKS AND INSTALLATION | CONTE | NTS | |-------|-----| |-------|-----| | Para. | | Page | |-------|-----------------------------------------|------| | 1. | RECEIVING CHECK | 1-3 | | 2. | ELECTRICAL CONNECTIONS | 1-3 | | 2.1 | Power Supply | 1-3 | | 2.2 | Antenna (Aerial) | 1-5 | | 2.3 | 'lMHz STANDARD' Link | 1-5 | | 2.4 | LO(1) and LO(2) Output Sockets | 1-5 | | 2.5 | '100kHz IF' Output | 1-5 | | 2.6 | Remote Control | 1-5 | | 2.7 | Master-Slave Operation | 1-6 | | 2.8 | Terminal Strip Connections | 1-6 | | | TABLES | | | Table | TABLES | Page | | 1. | PR2250G Inter-Module Coaxial Connectors | 1-4 | #### INITIAL CHECKS AND INSTALLATION #### 1. RECEIVING CHECK On receipt check the equipment for any physical damage which may have occurred in transit. Release the two quick-release fasteners at the left-hand side of the front-panel, and swing the panel open. Release the catch at the left-hand side of the module-retaining plate, and swing the plate open. Check that all modules are firmly in place, and that all inter-module plugs and sockets are correctly mated. A list of the co-axial connections is given in Tables 1-1 and 1-2 of this chapter. Check at the back of the receiver that Module 8C (Power Supply Unit) is securely in place. Open the door at the rear and check that Module 9A (Synthesiser) is securely in place. Close and secure the rear door, the module-retaining plate, and the front-panel. ## 2. ELECTRICAL CONNECTIONS #### 2.1 Power Supply 2.1.1 A 2m (6ft. 6ins.) length of 3-core power cable is supplied with the receiver, having at one end a moulded free socket which connects to the receiver. The three cores are coloured brown, blue, and green/yellow. This colouring is the British Standard, indicating: Earth (ground) : green/yellow Live (phase) : brown Neutral (common) : blue These connections are valid in all places which use an a.c. distribution system with one side (neutral) connected to earth at the generating station. Elsewhere, the brown and blue lines have no separate significance and form the two a.c. supply lines. The green/yellow line must always be connected to earth via as low a resistance as possible to form the power supply safety earth connection: note that this will not necessarily form an r.f. earth. 2.1.2 The receiver can be operated from a 45 to 450Hz a.c. supply between either 100V and 125V or between 200V and 250V. Receivers are usually shipped from the factory set for 240V. Before applying power, set the power selector plug on Module 8C (at the back of the case) to the voltage of the local a.c. supply and check that power fuse FS1 (near the power selector plug) is correctly rated for the local supply. Fuse types and ratings are: Finally, connect the power cable between the receiver and the a.c. supply. TABLE 1: PR2250G INTERMODULE CO-AXIAL CONNECTORS | | FRON | | | | | | | |-----------|------|-----|-----|----|-----|-----|-----| | FUNCTION | 1A | 2 | 3D | 4 | 5 | 6 | 12A | | ANTENNA | — A | | | | | | | | LO(1) | | G | | | | | | | LO(2) | | | - н | | | | | | 100kHz(1) | | | | | F | | | | 100kHz(2) | | | | | G | | | | 1MHz | | | | | | - G | | | | | | | | | | | | | H | - A | | | | | | | | | C | -A | | | | | | | | | В | -A | | | | | · | | | | C- | -A | | | | | | | | D- | - B | | | | | | | | E | -D | | | | | | | | F | | - E | | | | | | | | C- | -A | | | | | | | | E- | -C | | NOTE: Sockets are lettered A to H downward in relation to physical position; e.g. the two sockets on Module 1A are A and H. #### 2.2 Antenna (Aerial) Connect a receiving antenna of 50 ohms impedance to the co-axial socket marked AERIAL at the back of the receiver. #### 2.3 '1MHz STANDARD' The lMHz STD input is supplied from an external standard source. The nominal level of this input shall be 1.2V peak to peak. #### 2.4 LO(1) and LO(2) Output Sockets These sockets must always be terminated by 50 ohm terminating plugs: failure to do so will increase the re-radiation from the receiver and will cause spurious signal response. #### 2.5 '100kHz IF' Output If the installation requires 100kHz outputs from the receiver, these are taken from the two '100kHz IF' co-axial sockets. #### 2.6 Remote Control - 2.6.1 Remote control of a PR2250G receiver is exercised via Module 12A by means of a serial digital data input to RS232C standard. The receiver address (which forms part of the serial data input) is also hard—wired at the CONTROL socket. A data output is provided for check purposes. An external negative supply is necessary if input or output logic levels below 0V are employed. - 2.6.2 The input data rate is selectable by switches inside Module 12A, it can be set to 600, 1200, 2400, or 4800 bauds. - 2.6.3 The standard serial data format employed is 12-bit asynchronous code, in which each 12-bit word consists of 1 start bit, 8 data bits, 1 parity bit, and two stop bits. Odd, even, or no parity can be selected by switches inside Module 12A. - 2.6.4 All receivers which are remotely controlled from one point are connected to a parallel data bus. Each has its individual address hard-wired into the plug which mates with its CONTROL socket, and will only react to a data stream containing its own address. The addresses, therefore, are specific to particular receiver bays in which any individual receiver of the correct type can be installed. - 2.6.6 Connections to the 50-way Cannon CONTROL socket at the back of the receiver are: | Data from modem | | | • • | • • | | • • | pin 23 | |--------------------|----------|-----|-----|-----|-----|-----|--------| | Data out to modem | | • • | • • | • • | • • | • • | pin 22 | | Common | | • • | • • | • • | • • | • • | pin 17 | | External negative | supply | • • | • • | • • | • • | • • | pin 24 | | Address (Binary we | ight l) | • • | • • | • • | • • | • • | pin 27 | | Address (Binary we | ight 2) | | • • | • • | • • | • • | pin 28 | | Address (Binary we | ight 4) | • • | • • | • • | • • | • • | pin 29 | | Address (Binary we | ight 8) | • • | • • | | • • | • • | pin 30 | | Address (Binary we | ight 16) | • • | • • | • • | • • | • • | pin 31 | | Address (Binary we | ight 32) | • • | • • | • • | • • | • • | pin 32 | The voltage of the external negative supply shall be equal to the negative voltage of the logic 'l' level: if logic 'l' = 0V, connect pin 24 to 0V. An address line left open-circuit produces a logic 'l' level; an address line connected to 0V produces a logic '0' level. ## 2.7 Master-Slave Operation See Mode Select Unit Handbook for details of Master Slave operation. ## 2.8 Terminal Strip Connections 2.8.1 All connections on the terminal strip at the back of the receiver are made by 4BA pan-head machine-screws. Terminal tags having a 3.7 mm hole or fork spacing should be employed. ## 2.8.2 A.G.C. The A.G.C. terminal is used where external monitoring of the a.g.c. voltage is required. ## 2.8.3 A.G.C. SLOW The A.G.C. SLOW output is a slow time-constant a.g.c. voltage which is used where it is required to slave the a.g.c. control of one receiver to another. Details can be found in Chapter 4 of Section 4, 'Module 4 Circuit Description'. #### 2.8.4 Muting The MUTE terminal is used where it is necessary to mute the receiver on command from a remote installation. An earth connection to the MUTE terminal mutes the receiver. #### 2.8.5 External Speaker An external speaker output of 2 watts maximum is available to feed a load of between 4 and 8 ohms connected between EXT LS and GND. #### 2.8.6 Phones An external headphone output of 20 milliwatts maximum is available to feed a load of 200 ohms connected between PHONE and GROUND. # 2.8.7 600 ohm Line Outputs Two floating line outputs of 10 milliwatts maximum into 600 ohms are available, one from LINE O/P 1 and one from LINE O/P 2. Each output has independent level adjustment, situated on the front panel of Module 5. # CHAPTER 2 ## PERFORMANCE CHECKS ## CONTENTS | Para. | | Page | |-------|----------------------------------------|------| | 1. | FUNCTIONAL TESTS | 2-3 | | 1.1 | Introduction | 2-3 | | 1.2 | Test Equipment | 2-3 | | 1.3 | Preliminary Functional Test | 2-3 | | 2. | PERFORMANCE TESTS AND ADJUSTMENTS | 2-5 | | 2.1 | BFO | 2-5 | | 2.2 | Gain, AGC, 100kHz IF, and Mode Balance | 2-6 | | 2.3 | Sensitivity and Distortion | 2-7 | | 2.4 | Selectivity | 2-8 | | 2.5 | RF Meter: AGC Readings | 2-8 | | 2.6 | RF-IF Gain Control | 2-9 | | 2.7 | ISB | 2-9 | | 2.8 | Mode F | 2-9 | | 2.9 | Piccolo | 2-9 | | 2.10 | Desensitisation | 2-10 | | 2.11 | Intermodulation | 2-10 | | 2.12 | Re-constituted Carrier | 2-11 | | 2.13 | Memory | 2-11 | #### PERFORMANCE CHECKS #### 1. FUNCTIONAL TESTS #### 1.1 Introduction The tests described in this chapter are in two parts. The first covers a complete receiver, and rapidly checks that no major fault exists. The second also covers the complete receiver, and provides a detailed performance check. The required test equipment is listed in terms of performance rather than in terms of manufacturers, to cater for what is easily available in different countries. ## 1.2 Test Equipment The following test equipment is required to carry out the tests from paragraph 2 onward. The tests in paragraph 1.3 do not required any test equipment. - (1) Two RF Signal generators, each producing a synthesised output over the range from 1000kHz to 30MHz, capable of being set to output levels between luV and lV. CW and AM outputs are required, the AM output to be modulated 30% at lkHz. The two generators are only required together for the 'intermodulation product' and 'reconstituted carrier' checks. - (2) A Distortion factor meter of 600 ohm input impedance. This is only used as a distortion-factor meter for a few 'SINAD' measurements (see para.2.5.2): it is used at other times as an output meter. If a distortion-factor meter is not available, the majority of the tests can be carried out by using an Output Meter of 600 ohm input impedance which is calibrated in dBm. - (3) An RF Millivoltmeter capable of giving readings from 1 to 100mV over the frequency range 10kHz to 30MHz. - (4) Two buffer-isolator amplifiers for use with the two signal generators when they are used together. These items are available as optional test equipment, Plessey part number 630/1/35062. - (5) A 50 ohm hybrid transformer capable of handling signals from 100kHz to 40MHz. - (6) A variable attenuator capable of variation in 1dB steps from 0dB to 100dB, and of 50 ohms impedance. - (7) 1MHz frequency standard, output level 500mV rms. - 1.3 Preliminary Functional Test (no test equipment required) - 1.3.1 Carry out the following procedure to check that the receiver is functioning and that no major faults exist. - (1) Connect lMHz frequency standard to lMHz INPUT on receiver. Set POWER to ON and CONTROL to LOCAL. Check that d.c. supplies and LO1 and LO2 meter readings are in the red band. - (2) Connect an antenna to the receiver. For these tests, a short length of wire should be adequate. - (3) Using the keypad, enter the frequency of your local AM broadcast station. - (4) Select AM mode, and check that 8kHz bandwidth is automatically selected. - (5) Select a.g.c. SHORT. Turn the RF-IF GAIN control fully clockwise. Turn the AUDIO GAIN half-way to maximum. - (6) Switch speaker to ON. The broadcast station should now be heard. Adjust AUDIO GAIN over its range, and check for satisfactory operation. Plug in a headset, and check that both sockets produce an audio output. - (7) Select in turn each bandwidth. Check that all are functioning. Little or nothing will be heard on 0.3 and 0.1 bandwidths. - (8) Select CW, and check that 300Hz bandwidth and XTAL are automatically selected. Vary the VARIABLE BFO control and check that the audio tone varies accordingly. Select AF on the meter switch, and adjust the VARIABLE BFO control for the null reading corresponding to no audio tone. Leave the VARIABLE BFO control in this position. - (9) Select USB and check that no bandwidth is automatically selected. Check, by depressing each bandwidth button in turn, that no bandwidth can be selected. The LEDs should illuminate only while the buttons are depressed. Check that an audio output is still present. - (10) Switch the monitor meter to ZERO BEAT and check that a beat indication is present. Select in turn SLOW and FAST tuning rates and set the tuning switch to OPERATE. Check the operation of the VARIABLE TUNING control. Set the tuning switch to INHIBIT and check that the VARIABLE TUNING control is now inoperative. - (11) Select ISB, then select in turn LSB and USB on the ISB AUDIO switch Check that an audio output is present on both settings. - (12) Tune 50Hz (50 cycles only) off the broadcast station frequency. Select RECON.CAR. and check that the audio is then corrected in frequency. Return the tuning to the original setting. - (13) Select P and check that the Bandwidth, A.G.C. and Reinsert Carrier indicators are all extinguished. - (14) Select F, and check that 1.2kHz bandwidth and XTAL are automatically selected. Check that a 2.5kHz (or the offset which has been set up) audio tone is present. - (15) Set the power switch to STANDBY and then back again to ON. Check that the control settings have not changed. - (16) Note the displayed memory channel number, depress and release increment INC button, channel number shall be increased by 1 count. Repeat until all 16 have been displayed sequentially. Depress INC button and hold depressed, the memory channel number shall increase by 1 count at a rate of between 0.5 and 1 sec. per increment. - (17) Note the displayed memory channel number, depress and release decrement DEC button, channel number shall be decreased by 1 count. Repeat until all 16 have been displayed sequentially. Depress DEC button and hold depressed, the memory channel number shall decrease by 1 count at a rate of between 0.5 and 1 sec per decrement. - (18) Depress CLEAR, enter in new frequency 17777.77 (ENTER), store in Channel 15 by selecting 15 on Channel Switch, and then 'Store'. Depress CLEAR, enter in frequency 28888.88, store in Channel 14. Select Channel 15, depress 'Recall' and settings 17777.77 'F', etc., should be selected. Select Channel 14, depress 'Recall' and settings 28888.88, 'F', etc., should be selected. Enter in new frequency 23456.89 (ENTER), Mode AM and store in Channel 15. - (19) Set in on the keypad the frequency of the local AM broadcast station. Select AM and a.g.c. SHORT. Check for monitor meter readings on AF and RF switch positions. - (20) Select REMOTE and check that all front-panel controls are inoperative. Select LOCAL. - (21) Select a.g.c. LONG. Set the meter switch to RF and, while watching the meter, remove the antenna. Check that the meter reading falls slowly, taking about 10 seconds to pass through 40 divisions. Reconnect the antenna. - (22) Select a.g.c. MED, and check as in step (19). The meter reading should fall 40 divisions in about 2 seconds. Re-connect the antenna. - (23) Select a.g.c. SHORT, and check as in step (19). The meter reading should fall rapidly. Re-connect the antenna. - (24) Select a.g.c. OFF. With the meter switch set to RF check that the meter reading increases as the RF-IF GAIN control is turned anti-clockwise. When the control is fully anti-clockwise, the reading should be full-scale. - (25) Set in '00000. ENTER' on the frequency keypad. Set the VARIABLE TUNE switch to OPERATE, and select SLOW. Swing the manual tuning knob to tune either side of the set reading. Check that the display reading jumps from 00000000 to 2999999. - 1.3.2 An 'interrupted mains'soak test may now be performed. Tuned to the local broadcast station, the receiver is connected for 24 hours to an a.c.power supply which cycles ON for one minute then OFF for 6 minutes. At the end of this test, the receiver should pass the tests of paragraph 1.3.1. - 1.3.3 If the receiver checks out correctly on these tests, the detailed testing and setting up given in the following paragraphs may be carried out. If it does not check out correctly, locate and repair the fault before attempting further tests. # 2. PERFORMANCE CHECKS AND ADJUSTMENTS #### 2.1 BFO Set in a frequency of 00000. Set the meter switch to AF, and adjust the VARIABLE BFO control for the sharp null in the audible beat note. If the null does not occur with the white line on the knob coincident with the white line on the front-panel, fit Module 6 on the extender card of the Servicing Kit. Having done so, set the BFO control with the line on the knob coincident with the line on the panel and adjust C57 in Module 6 for a null in the beat note. Check that the adjustment remains correct aft the adjusting tool is removed from C57. ## 2.2 Gain, AGC, 100kHz IF and Mode Balance 2.2.1 For these four procedures connect the RF Signal Generator output to the antenna input socket of the receiver. Connect the Distortion-factor meter\* to the LINE O/Pl terminals of the rear tag-strip. Ensure that the input impedance (if variable) of the Distortion-factor meter is 600 ohms. Set the receiver to 15500kHz, USB, AGC OFF. Set the signal generator output frequency to 15501kHz at a level of luV. \*In any test which does not specifically call for 'SINAD' measurements, a 600 ohm input-impedance output meter calibrated in dBm may be used in place of the Distortion-factor meter. The Distortion-factor meter is called up through the tests only to make then a 'one set-up' series. #### 2.2.2 Overall Gain With the equipment set up as in paragraph 2.2.1 open the front-panel and set Module 4 on the extender card. Connect the RF Millivoltmeter in parallel with a 50 ohm load to SKD on Module 4. Adjust R8 in Module 4 t give a 9mV reading on the Millivoltmeter. ## 2.2.3 A.G.C. Threshold With the equipment set up as in paragraph 2.2.1 select a.g.c. SHORT and increase the RF Signal Generator output level by 10dB. With the RF Mill ivoltmeter connected as in paragraph 2.2.2, adjust R112 in Module 4 to give a 10mV reading on the Millivoltmeter. Repeat the procedure on AM, adjusting C15 to achieve 9mV at SKC on Module 4. Replace Module 4 in it. normal position and disconnect the Millivoltmeter. #### 2.2.4 100kHz IF With the equipment set up as in paragraph 2.2.1, connect the RF Millivoltmeter in parallel with a 50 ohm load to either of the 100kHz IF 0/P sockets on the rear panel. Set the Signal Generator output level as in paragraph 2.2.3. Check that a Millivoltmeter reading of $100 \pm 25 \text{mV}$ is obtained. If the reading is outside these limits, set Module 5 on the extender card and adjust R42 to produce a correct reading. #### 2.2.5 Mode Balance With the equipment set up as in paragraph 2.2.1, set the signal generato output level to lmV, amplitude modulated 30% by a lkHz tone and carry out the following six steps: - (1) Adjust R68 on Module 5 front-panel to produce a Distortion-factor meter reading of 0 + 0.2dBm. - (2) Select USB mode and ISB AUDIO. Set the meter switch to AF and check that a reading of 30 + 5 is obtained. - (3) Connect the Distortion-factor meter across the LINE O/P No.2 terminals of the receiver. Adjust R69 on Module 5 front-panel to give a reading on the Distortion-factor meter of O + O.2dBm. - (4) Select LSB and ISB AUDIO. Set the meter switch to AF and check that a reading of $30 \pm 5$ is obtained. - (5) Select USB and XTAL. Set the Signal Generator to 15501kHz CW. Check that the Distortion-factor meter reads $0 \pm 0.5$ dBm and adjust R22 on Module 5 if necessary to obtain this reading. - (6) Select LSB and XTAL. Set the Signal Generator to 15499kHz. Check that the Distortion-factor meter reads $0 \pm 0.5$ dBm and adjust R24 in Module 5 if necessary to obtain this reading. - 2.2.6 A 72-hour 'soak' test may now be performed with the a.c. power continuously applied. After this period the receiver should pass the tests in paragraph 1.3.1. # 2.3 Sensitivity and Distortion 2.3.1 Set the receiver to 15500kHz, AM, 8kHz, and a.g.c. SHORT. Set the RF signal generator to 15500kHz, at a 3uV output level 30% AM modulated at 1kHz. In the following tests 'SINAD' measurements are taken with the Distortion-factor meter. A 'SINAD' measurement is a measurement of:- # signal + noise + distortion noise + distortion #### 2.3.2 AM Connect the signal generator to the receiver antenna input, and connect the Distortion-factor meter to the LINE 0/P No.1 terminals of the rear tag-strip. Ensure that the input impedance (if variable) of the Distortion-factor meter is set to 600 ohms. Check that the 'SINAD' reading shown on the Distortion-factor meter is not less than 10dB. - 2.3.3 Increase the signal generator output level to 10mV and repeat the tests given in 2.3.2. Check that the 'SINAD' read- ing is not less than 34dB, assuming that the signal generator in use pro- duces an AM signal which is free from distortion. - 2.3.4 Set the signal generator to produce a CW output, and repeat the test given in 2.3.3. Check that the 'SINAD' reading is not less than 45dB. ## 2.3.5 SSB and Dynamic Range Connect up the receiver, Signal Generator and Distortion-factor meter as in paragraph 2.3.2. Set the receiver to 15499kHz, USB, a.g.c. SHORT, and XTAL. Set the signal generator output to 15500kHz CW at a level of luV. 2.3.6 Check that the 'SINAD' reading on the Distortion-factor meter is not less than 15dB. Increase the signal generator output level to 1V, and check that the 'SINAD' reading is not less than 34dB. Check that the audio line output level reading on the Distortion-factor meter is not more than +4dBm. - 2.3.7 Set the receiver to LSB, and tune to 15501kHz. Set the signal generator output level to 30uV. Check that the 'SINAD' reading is not less than 34dB. Reduce the signal generator output level to luV, and check that the 'SINAD' reading is not less than 15dB. - 2.3.8 CW and BFO Range Connect up the receiver, signal generator, and Distortion-factor meter as in paragraph 2.3.2. Set the receiver to $15500 \,\mathrm{kHz}$ , CW, $300 \,\mathrm{Hz}$ , and a.g.c. SHORT. - 2.3.9 Adjust the VARIABLE BFO control to produce a lkHz audio tone: this can be measured either by connecting a frequency counter to the receiver audio output or by 'notching out' the response on the Distortion-factor meter. Check that the 'SINAD' reading is not less than 18dB; select 100Hz bandwidth and check that the 'SINAD' reading is then not less than 26dB. - 2.3.10 Set the VARIABLE BFO control fully clockwise. Measure the audio tone frequency by either of the methods suggested in paragraph 2.3.9. Check that the frequency is not less than 8kHz. Repeat the test with the control set fully anti-clockwise: the same frequency should be obtained. Return the VARIABLE BFO control to a position giving an approximate lkHz tone. - 2.3.11 Loudspeaker Amplifier Distortion Connect the signal generator to the antenna input of the receiver, and connect the Distortion-factor meter across the EXT L/S and GND terminals of the receiver. Set the receiver to 10499kHz, USB, XTAL, and a.g.c. SHORT. - 2.3.12 Set the signal generator frequency to $10500 \mathrm{kHz}$ CW and the output level to $\mathrm{lmV}$ . Adjust the receiver AUDIO GAIN control to produce a reading of 2.8V on the Distortion-factor meter. - 2.3.13 Switch the receiver internal speaker on, and measure 'SINAD'. Check that the reading is not less than $30\,\mathrm{dB}$ . ## 2.4 Selectivity - 2.4.1 Connect up the receiver, signal generator, and Distortion-factor meter as in paragraph 2.3.2. Set the receiver to 10500kHz, CW, and a.g.c. OFF. Set the signal generator frequency to 10500kHz, and the output level to lmV CW. - 2.4.2 Adjust the receiver VARIABLE BFO control to produce an audio tone of approximately lkHz. Adjust the RF-IF GAIN control to produce a OdBm reading on the Distortion-factor meter. Select each receiver bandwidth in turn, and check that the Distortion-factor meter reading does not vary by more than 4dB in any case. ## 2.5 RF Meter AGC Readings 2.5.1 These tests check that the correct a.g.c. decay times are being selected. They do not in themselves give an accurate measurement of the a.g.c. decay times. If required, a stop-watch check can be used to establish decay times to a degree of accuracy which is sufficient for maintenance purposes. 2-8 PR2250 Sect.5 - 2.5.2 Connect the signal generator to the receiver antenna input. Set the receiver to 5301kHz, LSB, and a.g.c. LONG. Set the signal generator to 5300kHz, producing a CW output of 10uV level. - 2.5.3 Set the receiver meter switch to RF and note the meter reading. Increase the signal generator output level to lmV and again note the meter reading. - 2.5.4 Switch off the signal generator output and check that the receiver meter needle takes approximately 10 seconds to fall to the first reading noted in paragraph 2.5.3. - 2.5.5 Select a.g.c. MED and switch on the signal generator output. Repeat the test of paragraph 2.5.4. The meter needle should fall in approximately 2 seconds. - 2.5.6 Repeat the test in paragraph 2.5.5 with the receiver set to a.g.c. SHORT. The meter needle should fall very quickly (nominally $^1/5$ sec.). ## 2.6 RF-IF GAIN Control With the receiver and signal generator set up as in paragraph 2.5.2, select a.g.c. OFF and turn the RF-IF GAIN control fully anti-clockwise. Increase the signal generator output level to 1V and check that a reading of not more than OdBm is obtained on a Distortion-factor meter connected across the LINE O/P No.1 terminals of the receiver. #### 2.7 ISB - 2.7.1 Connect up the receiver, signal generator, and Distortion-factor meter as in paragraph 2.3.2. Set the receiver to 3700kHz, ISB, XTAL, and a.g.c. SHORT. Set the signal generator to 3701kHz CW at a level of lmV. - 2.7.2 Switch on the internal speaker and check that a lkHz tone can be heard when the ISB AUDIO switch is set to USB. Check that the tone disappears when the switch is set to LSB. Check that the Distortion-factor meter reads approximately OdB. - 2.7.3 Shift the signal generator output frequency to 3699kHz and check that the tone is again audible and that the Distortion-factor meter reading has fallen to not less than -50dB. - 2.7.4 Shift the Distortion-factor meter to the LINE O/P No.2 terminals of the receiver. Check that the reading is approximately OdB. Shift the signal generator frequency back to 3701kHz and check that the reading falls to not less than -50dB. ## 2.8 Mode F Connect up the receiver, signal generator, and Distortion-factor meter as in paragraph 2.7.1. Set the signal generator frequency to 3700kHz and check that a constant output tone of 2.5kHz is produced: this can be measured either by connecting a frequency counter to the receiver audio output or by 'notching out' the response on the Distortion-factor meter. ## 2.9 Piccolo Connect up the receiver, signal generator and distortion factor meter as in paragraph 2.7.1. Set the signal generator frequency to 3.69950 and check that a constant output tone of Hz is produced. #### 2.10.1 De-sensitisation - 2.10.2 Connect up the receiver, signal generator, and Distortion-factor meter as in paragraph 2.3.2. Set the receiver to 2400kHz, USB, XTAL, and a.g.c. OFF. Set the signal generator to 2401kHz CW with an output level of luV. Note the Distortion-factor meter reading, which should be approximately OdBm. - 2.10.2 Shift the signal generator frequency to 2421kHz and increase its output level until the Distortion-factor meter reading is the same as that obtained in paragraph 2.9.1. Check that the signal generator output level is not less than 32mV. - 2.10.3 Repeat the test in paragraph 2.9.2 with the signal generator set to 2381kHz. The same result should be obtained. - 2.10.4 Repeat the test in paragraphs 2.9.1 to 2.9.3 with the receiver tuned to 27500kHz and the signal generator set in turn to 27501kHz for paragraph 2.9.1, 27521kHz for paragraph 2.9.2, and 27481kHz for paragraph 2.9.3. - 2.10.4 Note that the tests in paragraphs 2.9.1 to 2.9.4 may not give true results if the sideband noise of the signal generator is of the same order as that of the receiver. If a receiver fails this test first repeat the tests using a signal generator known to produce a low level of sideband noise, such as the Marconi TF144. #### 2.11 Intermodulation 2.11.1 Connect both signal generators via HF blocking amplifiers to the hybrid. Connect the output from the hybrid via the variable attenuator to the input of the RF Millivoltmeter in parallel with a 50 ohm load. Third Order Intermodulation - 2.11.2 Identify the two signal generators as 'A' and 'B'. Set signal generator 'A' to 17300kHz. Set signal generator 'B' to 17340kHz. Set the attenuator to 0dBm and, one at a time, adjust each signal generator to produce a 50mV reading on the Millivoltmeter. - 2.11.3 Set the attenuator to 100dB and connect its output to the antenna input of the receiver. Switch off signal generator 'B'. - 2.11.4 Set the receiver to 17300kHz, CW, 300Hz, XTAL, and a.g.c. OFF. Set the VARIABLE BFO control to produce a tone of approximately lkHz. - 2.11.5 Connect the distortion factor meter to the LINE O/P No.1 terminals of the receiver, and note the audio output level reading. - 2.11.6 Shift signal generator 'A' frequency to 17320kHz, and switch on the output of signal generator 'B'. - 2.11.7 Switch out attenuation until the output reading is the same as that obtained in paragraph 2.10.5. The number of dB attenuation which has been switched out is the level in dBuV of the unwanted signals producing a third-order intermodulation product equivalent to luV (specification is 'not less than 90dBuV'). - 2.11.8 Repeat the tests in paragraphs 2.10.6 and 2.10.7 with signal generator 'A' set to 17280kHz and signal generator 'B' set to 17260kHz. 2.11.9 If the levels are unacceptable, R10 in Module 2 can be adjusted for the lowest possible output level in paragraph 2.10.7. If R10 has to be adjusted, great care must be taken; there is more than one point at which a dip in the response is obtained. The first dip clockwise from the fully anticlockwise setting must be used. Second Order Intermodulation 2.11.10 Repeat the tests in paragraphs 2.10.6 and 2.10.7 with signal generator 'A' set to 14050kHz and signal generator 'B' set to 3250kHz, (specification is 'not less than 57dBuV'). # 2.12 Reconstituted Carrier - 2.12.1 Set up the receiver and test equipment as in paragraph 2.10.1. Set the receiver to 1750kHz, LSB, XTAL, and a.g.c. MED: set the receiver meter switch to ZERO BEAT. - 2.12.2 Set signal generator 'A' to 1750kHz and set signal generator 'B' to 1749kHz. Set the attenuator to 40dB. With both signal generator outputs on, a lkHz tone should be heard in the phones or on the speaker. Note the swing rate of the receiver meter indication and note it as an indication of a $l\,kHz$ tone. - 2.12.3 Set the receiver manual tuning to SLOW, and tune 50Hz above 1750kHz with the MANUAL TUNING control. Note the change in audio tone with tuning variation. - 2.12.4 Select RECON.CAR. and check that the audio tone changes back to $1\,\mathrm{kHz}$ . This can be checked in two ways; firstly by the slight drop in tone frequency and secondly by the variation in receiver meter needle swing rate. - 2.12.5 Repeat the tests in paragraphs 2.11.2 to 2.11.4 with the output of signal generator 'A' reduced by 40dB. - 2.12.6 The presence of signal generator 'B' producing 1749kHz tests the ability of the receiver to hold to the tuned (1750kHz) signal in the presence of an adjacent unwanted signal. The test would in fact be valid if carried out with signal generator 'A' only, but would not then prove the receiver's ability to hold in the presence of an unwanted signal. # 2.13 Memory 2.13.1 Store sixteen different sets of front-panel settings in the memory, one in each channel. Recall them in turn, and check that all are correct. For convenience, a list of sixteen sets are given below. TABLE 1 : FRONT-PANEL SETTINGS | CHANNEL | FREQ. | MODE | B/W | AGC | RE.IN.CARR | |---------|-------|------|-----|-------|------------| | 0 | 1000 | AM | 8 | LONG | - | | 1 | 15500 | AM | 8 | OFF | RECON CAR | | 2 | 15500 | AM | 8 | SHORT | RECON CAR | | _ | 13300 | Ari | 0 | SHOKI | RECON CAR | continued ... TABLE 1 continued ... | CHANNEL | FREQ. | MODE | B/W | AGC | RE.IN.CARR | |---------|----------|------|-----|-------|------------| | 3 | 15499 | USB | _ | SHORT | XTAL | | 4 | 15501 | LSB | - | SHORT | XTAL | | 5 | 15500 | CW | 300 | HORT | XTAL | | 6 | 10499 | USB | _ | SHORT | XTAL | | 7 | 5301 | LSB | _ | LONG | XTAL | | 8 | 5301 | LSB | _ | MED | XTAL | | 9 | 3700 | ISB | · _ | SHORT | XTAL | | 10 | 3700 | F | 1.2 | SHORT | XTAL | | 11 | 27500 | USB | - | SHORT | XTAL | | 12 | 17300 | CW | 300 | OFF | XTAL | | 13 | 1750 | LSB | - | MED | RECON CAR | | 14 | 1750.05 | LSB | - | MED | RECON CAR | | 15 | 12345.67 | Р | - | - | - | 2.13.2 Set the receiver to any one of the suggested settings given in paragraph 2.12.1. Remove the a.c. power supply from the receiver, and reconnect it after a few minutes. Check that the applied settings reappear. ## CHAPTER 3 ## FAULT-FINDING | _ | CONTENTS | | |-------|---------------------------|------| | Para. | | Page | | 1. | INTRODUCTION | 3-3 | | 2. | TEST EQUIPMENT | 3-3 | | 3. | REPAIR TECHNIQUES | 3-3 | | 4. | VOLTAGE AND SIGNAL LEVELS | 3-4 | | 5. | FAULT-FINDING CHARTS | 3-4 | | | | | #### 1. Key Analogue Levels 3-5 ILLUSTRATIONS Fig. Page 1. 'Dead' Receiver - Diagnostic Chart 3-7 2. Noise but no Reception - Diagnostic Chart 3-8 Low Sensitivity - Diagnostic Chart TABLES | 4. | Missing Receiver Outputs - Diagnostic Chart | 3-10 | |----|---------------------------------------------|------| | 5. | Incorrect Frequency - Diagnostic Chart | 3-11 | | 6. | Defective Bandwidths - Diagnostic Chart | 3-12 | | 7. | Defective Modes - Diagnostic Chart | 3-13 | | 8. | Defective Memory - Diagnostic Chart | 3-14 | Table 3. Page 3-9 #### FAULT-FINDING ## 1. INTRODUCTION The information given in this chapter will aid diagnosis of the majority of faults, especially where the maintainer is unfamiliar with the equipment from the diagnostic point of view. The receiver has a predicted Mean Time Between Failures of 5500 hours. No diagnostic aid can cover every possibility: the information given in this chapter has been chosen to cover the most likely situations, and to locate faults to module and interconnection level. Once a fault has been located to module level reference should be made to the appropriate Section 4 chapter, wherein will be found full test data and test equipment requirements for that module. A Servicing Kit is available as Plessey Part No.630/1/32955. ## 2. TEST EQUIPMENT Almost all diagnosis to the levels of the charts in this chapter can be carried out with the aid of: - (1) A 20,000 ohm per volt multimeter. - (2) A 50 ohm input RF Voltmeter. - (3) An oscilloscope capable of displaying signals up to 30MHz. - (4) A signal generator covering 100kHz to 30MHz, capable of producing both AM and CW outputs at levels between luV and lV rms. - (5) lMHz frequency standard 500mV output level. Experience in a particular situation and the requirements of a particular repair policy may suggest other useful items. ## 3. REPAIR TECHNIQUES - 3.1 The receiver uses a large number of CMOS integrated-circuit devices and therefore suitable precautions must be taken to avoid damaging them by electro-static charges. These precautions are laid down on page (vi) of this manual: read them before attempting any repair work. - Generally, normal workshop methods are applicable. However, to avoid damage to printed-circuit panels (especially the flexible type) the use of de-soldering braid ('solder-wick') to de-solder joints is essential. Do not try to pull component leads through a pool of molten solder. We recommended removing faulty components by the following method: - Cut the lead wires close to the component, and discard the component. - (2) De-solder the attachment points of the pieces of lead which remain in the printed-circuit panel. - (3) Remove the pieces of lead without using force: they should pull out easily. - Apart from the rear tag-strip terminals and the meter terminals, all screw threads are of the ISO metric series. The rear tag-strip threads are 4BA (3.6 mm (0.142 ins) diameter, 38.5 TPI). The meter terminal threads are 8-32UNC, and are fitted with 1/4 ins AF nuts. In a number of places (especially on Module 10) nuts can only be reached with a tubular box spanner (wrench) or a miniature socket set. AF sizes required are 4 mm, 5.5 mm, 6 mm, and 1/4 ins. The 5.5 mm size is not always easily available, and 7/32 ins AF can be used in its place. Similarly, a 4BA spanner can be used in place of 1/4 ins AF. ## 4. VOLTAGE AND SIGNAL LEVELS - 4.1 Most analogue voltage and signal levels inside modules can be found in the test data given in the chapters of Section 4. The performance checks of Section 5, Chapter 2 also provide a source of test data. In the digital portions of the circuits logic 'l' is nominally +12V and logic '0' in nominally 0V, except in the external data lines to and from Module 12A: these lines can be of various levels according to the installation and the settings of Module 12A internal switching, and they use a low = 'l', high = '0' convention. Refer to Section 4, Chapter 12 and Section 5, Chapter 1 for details. - 4.2 Inside the receiver, the integrated circuits employed produce a '0' output level which is within 50mV of 0V, and a '1' output level which is within 50mV of their supply voltage. They will interpret as '0' an input level below +3V, and will interpret as '1' an input level above +7V. - 4.3 Unlike TTL devices, CMOS integrated circuits do not require closely regulated power supply voltages. In this equipment they are mainly run from a +12V supply, but work equally well on +9V. The voltage tolerances on the d.c. outputs of the receiver power supply unit (Module 8C) will be found in Section 4, Chapter 8. - 4.4 Voltage and signal levels quoted for analogue circuitry should not be taken as exact, as they inevitably vary a small amount between individual receivers due to component tolerances. This is especially true when following a signal through from the antenna input to the detectors, as the effects of various gain tolerances can be significant. Table 3-1 defines 'key' analogue levels in such a way as to permit the maintainer to allow for these tolerances. Each level is measured by removing an intermodule co-axial connector and inserting a 50 ohm impedance RF Voltmeter. The receiver tuning is to be set to 15500kHz. #### 5. FAULT-FINDING CHARTS - Procedures for dealing with eight estimated fault conditions are given in Figures 1 to 8. Each figure is in the form or a 'flow diagram' which should be followed through as a diagnostic procedure. Each starts from fault condition which in all probability would have been reported by the operator. - 5.2 Each chart takes diagnosis to 'module and interconnections' level. If a repair policy of module replacement only is in force, the charts should be used on the basis of checking modules by substitution, and repairing by replacing modules. If a repair policy of maintaining down to component level is in force, then fault diagnosis inside a suspect module should be carried out with the aid of the appropriate chapter of Section 4. Each chapter in Section 4 covers one module, and contains detailed test data and a list of test equipment required. ## TABLE 1 : KEY ANALOGUE LEVELS ## Test Conditions Receiver frequency set to 15500kHz unless otherwise stated. Test signal (abb: TS) A - 15500kHz, CW, 1mV rms, 50 ohm source. Test signal B - 15499.50kHz, CW, 1mV rms, 50 ohm source. Test signal C - 15501kHz, CW, 1mV rms 50 ohm source. Test signal D - As A with 30% modulation at 1kHz. | | T | | INPUT(S) | | OUTDUT (C) | | | |--------|----|-----------------|------------------------------------------------------------------------------------------------------------|-----|----------------------------------------------------------------------|-----|--| | MODULE | TS | MODE | SIGNAL | SKT | OUTPUT(S) SIGNAL | SKT | | | 1A | A | ALL | 15.500kHz Am, 30% mod, lmV rms, 50 ohm from Sig. Gen. | AE | 15.500kHz, -3dB wrt input sig., 50 ohm | SKH | | | 2 | A | ALL | LO(1); from Module 9A<br>SKA, 80.500kHz +8dBm<br>+3, 50 ohm.<br>Signal; from Module 1A<br>SKH (unchanged). | | wrt. Module 1A out- | SKC | | | 3D | A | ALL excl. P | LO(2); from Module 9A<br>SKB 63600kHz, +8dB<br>+3dB, 50 ohm.<br>Signal; from Module 2 | SKH | | SKB | | | | | - | SKC (unchanged). | | As above but frequency 1400.5kHz. | | | | 4 | A | ALL excl. P | | | 1400kHz, 15uV +2dB, 50 ohm. | SKF | | | | A | AM<br>ISB | | | 1400kHz, 10uV +2dB, 50 ohm. | SKC | | | | A | CW<br>F | Signal; from Module<br>3 SKB (unchanged:<br>Measured with a | SKA | 1400kHz, 10uV <u>+</u> 2dB, 50 ohm. | SKD | | | | С | ISB<br>USB | 50 ohm meter). | | 1399kHz, 10uV <u>+</u> 2dB,<br>50 ohm. | | | | | В | LSB<br>ISB<br>P | | | 1400.5kHz, 10uV <u>+</u> 2dB, 50 ohm. | SKE | | | 5 | D | AM<br>ISB | Signal; from Module 4 SKC (unchanged). | SKA | | | | | | С | USB<br>ISB | Signal; from Module 4 | SKB | '100kHz IF' outputs.<br>100mV rms <u>+</u> 20mV, 50 | | | | | A | CW<br>F | SKD (unchanged). | | ohm, or as set up.<br>Variable level audio<br>to speaker and phones. | SKF | | | | В | LSB<br>ISB<br>P | Signal; from Module 4 SKE (unchanged). | SKD | | | | TABLE 1 (Cont'd.) | | | | INPUT(S) | | OUTPUT(S) | | | |--------|----|------------|----------------------------------------------------------------------------------------------------------------------|-----|---------------------------------------------------------------------------------------------------------|------------|--| | MODULE | TS | MODE | SIGNAL | SKT | SIGNAL | SKT | | | 5 | - | ALL | 1.4MHz LO; from Module 6 SKA (unchanged). (50 ohm meter). 1.5MHz LO; from Module 6 SKC (unchanged). (50 ohm meter). | SKE | '100kHz IF' outputs. 100mV rms +20mV, 50 ohm, or as set up. Variable level audio to speaker and phones. | SKF | | | 6 | A | LSB<br>USB | Signal; from Module 4 SKF (unchanged). | SKE | 1400kHz (nominal) | SKA<br>& | | | | | ISB | Ref; lMHz external standard. | SKG | 10mV rms, 1000 ohm (measured with 50 ohm meter). | SKC | | | 9A | - | ALL | Receiver set<br>frequency<br>0-30MHz | - | 65000kHz to<br>94999.99kHz, 8dBm<br>±3, 50 ohm (LO2). | SKA<br>SKB | | FIG.1 DEAD RECEIVER FIG.2 NOISE BUT NO RECEPTION FIG.3 LOW SENSITIVITY FIG.4 MISSING RECEIVER OUTPUTS FIG.5 INCORRECT FREQUENCY FIG.6 DEFECTIVE BANDWIDTHS FIG.7 DEFECTIVE MODES FIG.8 DEFECTIVE MEMORY